

# Intel<sup>®</sup> Server Board M50CYP2SB

# **Technical Product Specification**

An overview of product features, functions, architecture, and support specifications.

Rev. 1.4 April 2022





<This page intentionally left blank>

# **Document Revision History**

| Date           | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2021       | 1.0      | Initial production release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2021       | 1.1      | <ul> <li>Section 4.3.1. Updated note following DDR4 DIMM Support Disclaimer</li> <li>Minor updates throughout for clarity</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| June 2021      | 1.2      | <ul> <li>Table 2.</li> <li>Updated note in the row for Maximum Supported Processor Thermal Design Power (TDP).</li> <li>Updated Chipset row</li> <li>Added Server Management Processor row</li> <li>Table 7. Updated row for Silver 4300 processors</li> <li>Section 7.3.1. Updated text descriptions</li> <li>Section 8.1.4. Added section on "Intel® Virtual RAID on Chip (Intel® VROC) for SATA"</li> <li>Appendix H. Updated Tables 56 and 57</li> <li>Minor updates throughout for clarity</li> </ul>                                                                                                                                                                                                                                                             |
| September 2021 | 1.3      | <ul> <li>Table 1, "Document References". Added two Intel® DCM documents and the 3<sup>rd</sup> Generation Intel® Xeon® Scalable Processor TMSDG.</li> <li>Section 3.1, "Processor Cooling Overview". Changed section title and updated text.</li> <li>Section 3.1.1, "Processor Cooling Requirements". Added section</li> <li>Figure 19, "3<sup>rd</sup> Gen Intel® Xeon® Scalable Processor Identification". Updated Supported SKUs. M SKU is not supported.</li> <li>Tables 34 and 35, "CPU to PCIe* NVMe* SlimSAS* Connector Routing". Updated third column for CPU 1</li> <li>Section 9.1, "Serial Port Support". Updated Serial Port A jumper information.</li> <li>Appendix H, "Server Board Installation and Component Replacement". Added appendix.</li> </ul> |
| April 2022     | 1.4      | <ul> <li>Table 42, "System Status LED State Definitions". Updated the BIOS Status Description column in the first two rows.</li> <li>Minor updates throughout for clarity.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# Disclaimers

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting <u>www.intel.com/design/literature.htm</u>.

Intel, Xeon, SpeedStep, Intel Optane, and the Intel logo are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

© Intel Corporation

# **Table of Contents**

| 1. | Introdu | Jction                                                                              | 13 |
|----|---------|-------------------------------------------------------------------------------------|----|
|    | 1.1     | Reference Documents                                                                 | 14 |
| 2. | Server  | Board Family Overview                                                               | 16 |
|    | 2.1     | Server Board Feature Set                                                            | 16 |
|    | 2.2     | Server Board Component / Feature Identification                                     | 19 |
|    | 2.3     | Server Board Dimensions                                                             | 24 |
|    | 2.4     | Server Board Mechanical Drawings                                                    | 25 |
|    | 2.5     | Server Board Architecture Overview                                                  | 32 |
| 3. | Proces  | sor Support                                                                         | 34 |
|    | 3.1     | Processor Cooling Overview                                                          | 34 |
|    | 3.1.1   | Processor Cooling Requirements                                                      | 35 |
| •  | 3.2     | Processor Thermal Design Power (TDP) Support                                        | 35 |
| •  | 3.3     | Processor Family Overview                                                           | 36 |
|    | 3.3.1   | Supported Technologies                                                              | 37 |
| •  | 3.4     | Processor Population Rules                                                          | 38 |
| 4. | Memoi   | y Support                                                                           | 39 |
|    | 4.1     | Memory Subsystem Architecture                                                       | 39 |
|    | 4.2     | Supported Memory                                                                    | 39 |
|    | 4.2.1   | Standard DDR4 DIMM Support                                                          | 40 |
|    | 4.2.2   | Intel® Optane™ Persistent Memory 200 Series Module Support                          | 41 |
|    | 4.3     | Memory Population                                                                   | 43 |
|    | 4.3.1   | DDR4 DIMM Population Rules                                                          | 44 |
|    | 4.3.2   | Intel® Optane™ Persistent Memory 200 Series Module Rules                            | 45 |
|    | 4.3.3   | Recommended Memory Configurations                                                   | 47 |
|    | 4.4     | Memory RAS Support                                                                  |    |
| 5. | Server  | Management                                                                          | 52 |
|    | 5.1     | Remote Management Port                                                              | 52 |
|    | 5.1.1   | Configuring System Management Port Using <f2> BIOS Setup</f2>                       | 53 |
|    | 5.2     | Standard System Management Features                                                 |    |
|    | 5.2.1   | Virtual KVM over HTML5                                                              | 54 |
|    | 5.2.2   | Integrated Baseboard Management Controller Web Console (Integrated BMC Web Console) | 55 |
|    | 5.2.3   | Redfish* Support                                                                    | 56 |
|    | 5.2.4   | IPMI 2.0 Support                                                                    | 56 |
|    | 5.2.5   | Out-of-Band BIOS / BMC Update and Configuration                                     | 56 |
|    | 5.2.6   | System Inventory                                                                    | 56 |
|    | 5.2.7   | Autonomous Debug Log                                                                | 57 |
|    | 5.2.8   | Security Features                                                                   | 57 |
|    | 5.3     | Advanced System Management Features                                                 |    |
|    | 5.3.1   | Virtual Media Image Redirection (HTML5 and Java)                                    | 57 |

| 5.3.2                 | Virtual Media over network share and local folder                       |          |
|-----------------------|-------------------------------------------------------------------------|----------|
| 5.3.3                 | Active Directory support                                                |          |
| 5.4                   | Intel® Data Center Manager (Intel® DCM) Support                         |          |
| 6. Server             | Board Connector / Header Pinout Definition                              | 59       |
| 6.1                   | Power Connectors                                                        |          |
| 6.1.1                 | Main Power Connectors                                                   | 59       |
| 6.1.2                 | Hot Swap Backplane (HSBP) Power Connector                               | 61       |
| 6.1.3                 | Optional 12-V Power Connectors                                          | 62       |
| 6.1.4                 | Peripheral Power Connector                                              | 63       |
| 6.2                   | Front USB 3.0/2.0 Panel Header and Front Control Panel Header           | 64       |
| 6.2.1                 | Front USB 3.0/2.0 Panel Header                                          | 64       |
| 6.2.2                 | Front Control Panel Header Pinout                                       | 65       |
| 6.3                   | Serial Port B Header                                                    | 65       |
| 6.4                   | I <sup>2</sup> C Connectors                                             | 66       |
| 6.5                   | Fan Connectors                                                          | 67       |
| 6.5.1                 | System Fan Connectors                                                   | 67       |
| 6.5.2                 | CPU Fan Connectors                                                      |          |
| 6.6                   | PCIe* SlimSAS* Connector                                                |          |
| 7. PCI Ex             | press* (PCIe*) Support                                                  |          |
| 7.1                   | PCIe* Enumeration and Allocation                                        | 73       |
| 7.2                   | PCIe* Riser Card Support                                                | 74       |
| 7.3                   | PCIe* Interposer Riser Slot (Intel® Server Board M50CYP2SB1U Only)      | 74       |
| 7.3.1                 | PCIe* Interposer Riser Card Usage in an Intel® Server System M50CYP1UR  | 75       |
| 8. Storag             | e Support                                                               |          |
| 8.1                   | Server Board SATA Support                                               | 77       |
| 8.1.1                 | SATA Support Through Mini-SAS HD Connectors                             |          |
| 8.1.2                 | SATA Support Through M.2 Connectors                                     |          |
| 8.1.3                 | Staggered Disk Spin-Up                                                  |          |
| 8.1.4                 | Intel® Virtual RAID on Chip (Intel® VROC) for SATA                      |          |
| 8.2                   | M.2 SSD Storage Support                                                 |          |
| 8.3                   | NVMe* Storage Support                                                   |          |
| 8.3.1                 | PCIe* SlimSAS* Support                                                  |          |
| 8.3.2                 | Intel® Volume Management Device (Intel® VMD) 2.0 for NVMe*              |          |
| 8.3.3                 | Intel® Virtual RAID on Chip (Intel® VROC) for NVMe*                     |          |
| 9. Systen             | ו ו/O                                                                   |          |
| 9.1                   | Serial Port Support                                                     |          |
| 9.2                   | USB Support                                                             |          |
| 9.2.1                 | Internal USB 2.0 Type-A Connector                                       |          |
| 9.3                   | Video Support                                                           |          |
| 9.3.1                 | Video Resolutions                                                       |          |
| 9.3.2                 | Server Board Video and Add-In Video Adapter Support                     |          |
| 9.2.1<br>9.3<br>9.3.1 | Internal USB 2.0 Type-A Connector<br>Video Support<br>Video Resolutions | 88<br>89 |

| 9.3.3        | Dual Monitor Support                                                               | 90       |
|--------------|------------------------------------------------------------------------------------|----------|
| 9.4          | Intel® Ethernet Network Adapter for OCP* Support                                   | 90       |
| 10. Intel® L | ight-Guided Diagnostics                                                            |          |
| 10.1         | Post Code Diagnostic LEDs                                                          | 92       |
| 10.2         | System ID LED                                                                      | 92       |
| 10.3         | System Status LED                                                                  | 92       |
| 10.4         | BMC Boot / Reset Status LED Indicators                                             | 94       |
| 10.5         | Processor Fault LEDs                                                               | 95       |
| 10.6         | Memory Fault LEDs                                                                  | 95       |
| 10.7         | Fan Fault LEDs                                                                     | 96       |
| 11. System   | Software Stack                                                                     |          |
| 11.1         | Hot Keys Supported During POST                                                     | 98       |
| 11.1.1       | POST Logo/Diagnostic Screen                                                        | 98       |
| 11.1.2       | BIOS Boot Pop-Up Menu                                                              | 98       |
| 11.1.3       | Entering BIOS Setup                                                                | 99       |
| 11.1.4       | BIOS Update Capability                                                             | 99       |
| 11.2         | Field Replaceable Unit (FRU) and Sensor Data Record (SDR) Data                     | 99       |
| 11.2.1       | Loading FRU and SDR Data                                                           | 99       |
| 12. System   | Security                                                                           |          |
| 12.1         | Password Protection                                                                | 100      |
| 12.1.1       | Password Setup                                                                     | 101      |
| 12.1.2       | System Administrator Password Rights                                               | 101      |
| 12.1.3       | Authorized System User Password Rights and Restrictions                            | 102      |
| 12.2         | Front Panel Lockout                                                                | 102      |
| 12.3         | Intel® Platform Firmware Resilience (Intel® PFR)                                   | 102      |
| 12.4         | Intel® Total Memory Encryption (Intel® TME)                                        | 103      |
| 12.5         | Intel <sup>®</sup> Software Guard Extensions (Intel <sup>®</sup> SGX)              | 103      |
| 12.6         | Trusted Platform Module (TPM) Support                                              | 104      |
| 12.6.1       | Trusted Platform Module (TPM) Security BIOS                                        | 105      |
| 12.6.2       | Physical Presence                                                                  | 105      |
| 12.6.3       | TPM Security Setup Options                                                         | 105      |
| 12.7         | Intel® CBnT – Converged Intel® Boot Guard and Trusted Execution Technology (Intel® | TXT) 106 |
| 12.8         | Unified Extensible Firmware Interface (UEFI) Secure Boot Technology                | 106      |
| 13. Server   | Board Configuration and Service Jumpers                                            |          |
| 13.1         | BIOS Default Jumper (BIOS DFLT – J70)                                              | 107      |
| 13.2         | Password Clear Jumper (PASSWD_CLR – J29)                                           | 108      |
| 13.3         | Intel® Management Engine (Intel® ME) Firmware Force Update Jumper                  |          |
|              | (ME_FRC_UPDT – J22)                                                                |          |
| 13.4         | BMC Force Update Jumper (BMC FRC UPD - J20)                                        |          |
| 13.5         | BIOS SVN Downgrade Jumper (BIOS_SVN_DG – J71)                                      |          |
| 13.6         | BMC SVN Downgrade Switch (BMC_SVN_DG – S5)                                         |          |
| Appendix A   | . Getting Help                                                                     | 112      |

| Appendix B. | Integration and Usage Tips                             | .113  |
|-------------|--------------------------------------------------------|-------|
| Appendix C. | Post Code Diagnostic LED Decoder                       | .114  |
| C.1         | Early POST Memory Initialization MRC Diagnostic Codes  | . 115 |
| C.2         | BIOS POST Progress Codes                               | . 117 |
| Appendix D. | Post Code Errors                                       | .120  |
| D.1         | POST Error Beep Codes                                  | .126  |
| D.2         | Processor Initialization Error Summary                 | . 127 |
| Appendix E. | Statement of Volatility                                | .129  |
| Appendix F. | Connectors and Headers                                 | .130  |
| Appendix G. | Sensors                                                | .131  |
| Appendix H. | Server Board Installation and Component Replacement    | .134  |
| H.1         | Server Board Installation Guidelines                   | . 135 |
| H.2         | Processor Replacement Instructions                     | . 138 |
| H.2.1       | Processor Heat Sink Module (PHM) and Processor Removal | . 139 |
| H.2.2       | PHM and Processor Installation                         | . 141 |
| H.2.2.1     | Processor Heat Sink Module (PHM) Assembly              | . 141 |
| H.2.2.2     | Processor Installation                                 | . 144 |
| H.3         | DIMM / Intel® Optane™ PMem Replacement Instructions    | . 146 |
| Appendix I. | Supported Intel® Server Systems                        | . 148 |
| l.1         | Intel® Server System M50CYP2UR Family                  | . 148 |
| I.2         | Intel® Server System M50CYP1UR Family                  | . 152 |
| Appendix J. | Regulatory Information                                 |       |
| Appendix K. | Glossary                                               | . 158 |

# **List of Figures**

| Figure 1. Intel® Server Board M50CYP2SB                                           | 13 |
|-----------------------------------------------------------------------------------|----|
| Figure 2. Intel® Server Board M50CYP2SBSTD Component / Feature Identification     | 19 |
| Figure 3. Intel® Server Board M50CYP2SB1U Component / Feature Identification      | 20 |
| Figure 4. Intel® Light-Guided Diagnostics – LED Identification                    | 21 |
| Figure 5. Fan fault LEDs on Intel® Server Board M50CYP2SB1U                       | 22 |
| Figure 6. Intel® Light-Guided Diagnostics - DIMM Fault LEDs                       | 22 |
| Figure 7. System Configuration and Recovery Jumpers                               | 23 |
| Figure 8. Intel® Server Board M50CYP2SBSTD and M50CYP2SB1U Board Dimensions       | 24 |
| Figure 9. Intel® Server Board M50CYP2SB Top Surfaces Keep Out Zone (drawing 1)    | 25 |
| Figure 10. Intel® Server Board M50CYP2SB Top Surface Keep Out Zone (drawing 2)    | 26 |
| Figure 11. Intel® Server Board M50CYP2SB Bottom Surface Keep Out Zone (drawing 1) | 27 |
| Figure 12. Intel® Server Board M50CYP2SB Bottom Surface Keep Out Zone (drawing 2) | 28 |
| Figure 13. Intel® Server Board M50CYP2SB Components Position (drawing 1)          | 29 |
| Figure 14. Intel® Server Board M50CYP2SB Components Position (drawing 2)          | 30 |
|                                                                                   |    |

| Figure 15. Intel® Server Board M50CYP2SB Holes Position                                               | 31 |
|-------------------------------------------------------------------------------------------------------|----|
| Figure 16. Intel® Server Board M50CYP2SBSTD Architectural Block Diagram                               |    |
| Figure 17. Intel® Server Board M50CYP2SB1U Architectural Block Diagram                                |    |
| Figure 18. PHM Components and Processor Socket Reference Diagram                                      | 34 |
| Figure 19. 3 <sup>rd</sup> Gen Intel <sup>®</sup> Xeon <sup>®</sup> Scalable Processor Identification |    |
| Figure 20. Memory Slot Connectivity                                                                   |    |
| Figure 21. Standard SDRAM DDR4 DIMM Module                                                            | 40 |
| Figure 22. Intel® Optane™ Persistent Memory 200 Series Module                                         | 41 |
| Figure 23. <f2> BIOS Setup Screen Navigation for Intel® Optane™ PMem Setup Options</f2>               | 42 |
| Figure 24. Intel® Optane™ PMem Configuration Menu in <f2> BIOS Setup</f2>                             | 43 |
| Figure 25. Server Board Memory Slot Layout                                                            | 43 |
| Figure 26. Memory Slot Identification                                                                 | 47 |
| Figure 27. Remote Management Port                                                                     | 52 |
| Figure 28. BIOS Setup BMC LAN Configuration Screen                                                    | 53 |
| Figure 29. BIOS Setup User Configuration Screen                                                       | 54 |
| Figure 30. Integrated BMC Web Console Login Page                                                      | 55 |
| Figure 31. Integrated BMC Web Console – Main Console View                                             | 56 |
| Figure 32. "MAIN PWR 1" and "MAIN PWR 2" Connectors                                                   | 59 |
| Figure 33. Hot Swap Backplane Power Connector                                                         | 61 |
| Figure 34. Riser Slot Auxiliary Power Connectors                                                      | 62 |
| Figure 35. Peripheral Power Connector                                                                 | 63 |
| Figure 36. Front Panel Header and Front Control Panel Header                                          | 64 |
| Figure 37. Serial Port B Header (internal)                                                            | 65 |
| Figure 38. I <sup>2</sup> C Connectors                                                                |    |
| Figure 39. 8-Pin Fan Connector – Intel® Server Board M50CYP2SBSTD and M50CYP2SB1U                     |    |
| Figure 40. 6-Pin Fan Connector – Intel® Server Board M50CYP2SBSTD                                     | 67 |
| Figure 41. CPU 0 / CPU 1 Fan Connectors                                                               | 68 |
| Figure 42. PCIe* SlimSAS* Connectors                                                                  | 68 |
| Figure 43. PCIe* Interposer Riser Card                                                                | 74 |
| Figure 44. PCIe* NVMe* Riser Card for Riser Slot #2                                                   | 75 |
| Figure 45. PCIe* Interposer Riser Card to PCIe* NVMe* Riser Card Connectivity                         | 76 |
| Figure 46. SATA Ports on Server Board                                                                 | 78 |
| Figure 47. BIOS Setup Mass Storage Controller Configuration Screen                                    | 79 |
| Figure 48. M.2 Module Connector Location                                                              | 80 |
| Figure 49. PCIe* SlimSAS* Connectors                                                                  | 81 |
| Figure 50. NVMe* Storage Bus Event / Error Handling                                                   |    |
| Figure 51. Intel® VROC 7.5 Key Insertion                                                              | 84 |
| Figure 52. Serial port A                                                                              |    |
| Figure 53. RJ45 Serial Port A Pin Orientation                                                         | 85 |
| Figure 54. J19 Jumper Header for Serial Port A Pin 7 Configuration                                    |    |
| Figure 55. External USB 3.0 Connector Ports                                                           |    |

| Figure 56. Internal USB 2.0 Type-A Connector                                            |     |
|-----------------------------------------------------------------------------------------|-----|
| Figure 57. Intel® Ethernet Network Adapter for OCP* Placement                           | 90  |
| Figure 58. Intel® Light-Guided Diagnostics – LED Identification                         | 91  |
| Figure 59. Exploded View of POST Code Diagnostic, System ID, and System Status LED Area | 92  |
| Figure 60. Memory Fault LED Location                                                    | 95  |
| Figure 61. Fan Fault LEDs (Intel® Server Board M50CYP2SBSTD shown)                      | 96  |
| Figure 62. BIOS Setup Security Tab                                                      | 100 |
| Figure 63. Reset and Recovery Jumper Header Locations                                   | 107 |
| Figure 64. Server Board POST Diagnostic LEDs                                            | 114 |
| Figure 65. Server Board Sensor Map                                                      | 131 |
| Figure 66. Server Board Mounting Hole Locations                                         | 135 |
| Figure 67. Possible Server Board Mounting Options                                       | 136 |
| Figure 68. Server Board Rear I/O Connectors                                             | 137 |
| Figure 69. Rear I/O Shield Placement                                                    | 137 |
| Figure 70. Processor Heat Sink Handling                                                 | 139 |
| Figure 71. PHM Assembly Removal from Processor Socket                                   | 139 |
| Figure 72. Reinstall the Socket Cover                                                   | 140 |
| Figure 73. Processor Removal from PHM Assembly                                          | 140 |
| Figure 74. Processor Carrier Clip Removal from PHM Assembly                             | 141 |
| Figure 75. Installing Processor Carrier Clip onto Processor – Part 1                    | 141 |
| Figure 76. Installing Processor Carrier Clip onto Processor – Part 2                    | 142 |
| Figure 77. Removing Heat Sink from its Packaging                                        | 142 |
| Figure 78. Processor Heat Sink Anti-tilt Wires in the Outward Position                  | 143 |
| Figure 79. Pin 1 Indicator of Processor Carrier Clip                                    | 143 |
| Figure 80. Socket Protective Cover Removal                                              | 144 |
| Figure 81. PHM Alignment with Socket Assembly                                           | 144 |
| Figure 82. PHM Installation onto Server Board                                           | 145 |
| Figure 83. Tighten Heat Sink Fasteners                                                  | 145 |
| Figure 84. Memory Module Removal                                                        | 146 |
| Figure 85. DIMM Installation                                                            | 146 |
| Figure 86. Intel® Server System M50CYP2UR Family                                        | 148 |
| Figure 87. Intel® Server System M50CYP1UR Family                                        | 152 |

# List of Tables

| Table 1. Intel® Server M50CYP Family Reference Documents and Support Collaterals       | .14 |
|----------------------------------------------------------------------------------------|-----|
| Table 2. Intel® Server Board M50CYP2SB Features                                        | .16 |
| Table 3. 3 <sup>rd</sup> Gen Intel® Xeon® Scalable Processor Family Feature Comparison | .37 |
| Table 4. Supported DDR4 DIMM Memory                                                    | .40 |
| Table 5. Maximum Supported Standard SDRAM DIMM Speeds by Processor Shelf               | .41 |
| Table 6. DDR4 DIMM Attributes Table for "Identical" and "Like" DIMMs                   | .44 |

| Table 7. Intel® Optane™ Persistent Memory 200 Series Module Support                                    | 46  |
|--------------------------------------------------------------------------------------------------------|-----|
| Table 8. Standard DDR4 DIMMs Compatible with Intel® Optane™ Persistent Memory 200 Series Module        | 46  |
| Table 9. Standard DDR4 DIMM-Only per Socket Population Configurations                                  | 47  |
| Table 10. Standard DDR4 DIMM and Intel® Optane™ Persistent Memory 200 Series Module (PMem)             |     |
| Population Configurations                                                                              |     |
| Table 11. Memory RAS Features                                                                          |     |
| Table 12. Intel® Optane™ Persistent Memory 200 Series RAS Features                                     |     |
| Table 13. Compatibility of RAS features Intel® SGX, Intel® TME, and Intel® TME-MT                      | 51  |
| Table 14. Main Power (Slot 1) and Main Power (Slot 2) Connector Pinout ("MAIN PWR 1" and "MAIN PWR 2") | 60  |
| Table 15. Hot Swap Backplane Power Connector Pinout ("HSBP PWR")                                       | 61  |
| Table 16. Riser Slot Auxiliary Power Connector Pinout                                                  |     |
| Table 17. Peripheral Drive Power Connector Pinout                                                      |     |
| Table 18. Front USB 3.0/2.0 Panel Header Pinout                                                        | 64  |
| Table 19. Front Control Panel Header Pinout                                                            | 65  |
| Table 20. Serial Port B Header Pinout                                                                  | 66  |
| Table 21. I <sup>2</sup> C cable Connector Pinout                                                      | 66  |
| Table 22. 8-Pin Fan Connector Pinout – Intel® Server Board M50CYP2SBSTD and M50CYP2SB1U                | 67  |
| Table 23. 6-Pin Fan Pinout – Intel <sup>®</sup> Server Board M50CYP2SBSTD                              | 68  |
| Table 24. CPU 0 / CPU 1 Fan Pinout                                                                     | 68  |
| Table 25. PCIe* SlimSAS* Connector A Pinout (CPU 0 and CPU 1)                                          | 69  |
| Table 26. PCIe* SlimSAS* Connector B Pinout (CPU 0 and CPU 1)                                          | 70  |
| Table 27. PCIe* SlimSAS* Connector C Pinout (CPU 0 and CPU 1)                                          | 71  |
| Table 28. PCIe* SlimSAS* Connector D Pinout (CPU 0 and CPU 1)                                          |     |
| Table 29. Processor / Chipset PCIe* Port Routing                                                       | 73  |
| Table 30. PCIe* Interposer Riser Card Connector Description                                            |     |
| Table 31. PCIe* Interposer Riser Slot Pinout                                                           | 74  |
| Table 32. PCIe* NVMe* Riser Card Connector Description                                                 | 76  |
| Table 33. SATA and sSATA Controller Feature Support                                                    | 77  |
| Table 34. CPU to PCIe* NVMe* SlimSAS* Connector Routing                                                | 81  |
| Table 35. CPU to PCIe* NVMe* SlimSAS* Connector Routing                                                | 83  |
| Table 36. Optional VROC 7.5 Upgrade Key - Supported NVMe* RAID Features                                | 84  |
| Table 37. RJ45 Serial Port A Connector Pinout                                                          | 86  |
| Table 38. USB 3.0 Single Stack Rear Connector Pinout                                                   | 87  |
| Table 39. Internal USB 2.0 Type-A Connector Pinout                                                     | 88  |
| Table 40. Supported Video Resolutions                                                                  | 89  |
| Table 41. Supported Intel® Ethernet Network Adapters for OCP*                                          | 90  |
| Table 42. System Status LED State Definitions                                                          | 93  |
| Table 43. BMC Boot / Reset Status LED Indicators                                                       | 94  |
| Table 44. POST Hot Keys                                                                                | 98  |
| Table 45. POST Progress Code LED Example                                                               | 115 |
| Table 46. Memory Reference Code (MRC) Progress Codes                                                   | 115 |

| Table 47. Memory Reference Code (MRC) Fatal Error Codes   | . 116 |
|-----------------------------------------------------------|-------|
| Table 48. POST Progress Codes                             | . 117 |
| Table 49. POST Error Messages and Handling                | . 121 |
| Table 50. POST Error Beep Codes                           | . 126 |
| Table 51. Integrated BMC Beep Codes                       | . 126 |
| Table 52. Mixed Processor Configurations Error Summary    | . 127 |
| Table 53. Server Board Components                         | . 129 |
| Table 54. Connectors and Headers                          | . 130 |
| Table 55. Available Sensors Monitored by the BMC          | . 132 |
| Table 56. Server Board Mounting Screw Torque Requirements | . 136 |
| Table 57. Intel® Server System M50CYP2UR Family Features  | . 148 |
| Table 58. Intel® Server System M50CYP1UR Family Features  | . 152 |

# 1. Introduction

This technical product specification (TPS) provides a high-level overview of the features, functions, architecture, and support specifications of the Intel<sup>®</sup> Server Board M50CYP2SB.

The Intel Server Board M50CYP2SB contains two server boards: M50CYP2SBSTD and M50CYP2SB1U. The boards are monolithic printed circuit board assemblies with features that are intended for high density rack mount server systems. These server boards are designed to support the 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor family. Previous generation Intel® Xeon® processor and Intel® Xeon® Scalable processor families are not supported.

The Intel Server Board M50CYP2SB is a foundational building block of the server system. The family is backed by Intel design excellence, manufacturing expertise, and world-class support to deliver processing power with high levels of flexibility, manageability, and reliability.

**Note:** In this document, the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family may be referred to simply as "processor".

**Note:** For more in-depth technical information, see the related documents in Section 1.1. Some of the documents listed in the section are classified as "Intel Confidential". These documents are made available under a Non-Disclosure Agreement (NDA) with Intel and must be ordered through your local Intel representative.



M50CYP2SBSTD Server Board

M50CYP2SB1U Server Board

Figure 1. Intel<sup>®</sup> Server Board M50CYP2SB

### **1.1 Reference Documents**

For additional information, see the product support collaterals specified in the following table. The following webpage provides support information for the Intel Server M50CYP Family: <a href="https://www.intel.com/content/www/us/en/support/products/200321.html">https://www.intel.com/content/www/us/en/support/products/200321.html</a>

| Торіс                                                                                         | Document Title or Support Collateral                                                                                                                                                                                     | Document<br>Classification |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| System integration instructions and service guidance                                          | Intel® Server Systems M50CYP2UR System Integration and Service Guide                                                                                                                                                     | Public                     |
| System integration instructions and service guidance                                          | Intel® Server Systems M50CYP1UR System Integration and Service Guide                                                                                                                                                     | Public                     |
| Technical system-level description                                                            | Intel® Server System M50CYP2UR Technical Product Specification                                                                                                                                                           | Public                     |
| Technical system-level description                                                            | Intel® Server System M50CYP1UR Technical Product Specification                                                                                                                                                           | Public                     |
| Technical board-level description                                                             | Intel® Server Board M50CYP2SB Technical Product Specification                                                                                                                                                            | Public                     |
| Server configuration guidance and compatibility                                               | Intel® Server M50CYP Family Configuration Guide                                                                                                                                                                          | Public                     |
| Information on the Integrated<br>BMC Web Console                                              | Intel® Integrated Baseboard Management Controller Web Console<br>(Integrated BMC Web Console) User Guide                                                                                                                 | Public                     |
| BIOS technical information on<br>Intel® Server M50CYP Family                                  | BIOS Firmware External Product Specification (EPS)                                                                                                                                                                       | Intel<br>Confidential      |
| BIOS setup information on Intel®<br>Server M50CYP Family                                      | BIOS Setup Utility User Guide                                                                                                                                                                                            | Public                     |
| BMC technical information on Intel® Server M50CYP Family                                      | Integrated Baseboard Management Controller Firmware External Product Specification                                                                                                                                       | Intel<br>Confidential      |
| Base specifications for the IPMI architecture and interfaces                                  | Intelligent Platform Management Interface Specification Second Generation v2.0                                                                                                                                           | Intel<br>Confidential      |
| Specifications for the PCIe* 3.0 architecture and interfaces                                  | PCIe Base Specification, Revision 3.0<br>http://www.pcisig.com/specifications                                                                                                                                            | Public                     |
| Specifications for the PCIe* 4.0 architecture and interfaces                                  | PCIe Base Specification, Revision 4.0<br>http://www.pcisig.com/specifications                                                                                                                                            | Public                     |
| Specification for OCP*                                                                        | Open Compute Project (OCP) Specification                                                                                                                                                                                 | Intel<br>Confidential      |
| TPM for PC Client specifications                                                              | TPM PC Client Specifications, Revision 2.0                                                                                                                                                                               | Intel<br>Confidential      |
| Functional specifications of 3 <sup>rd</sup><br>Gen Intel® Xeon® Scalable<br>processor family | 3rd Generation Intel® Xeon® Scalable Processors, Codename Ice Lake-SP<br>External Design Specification (EDS): Document IDs: 574451, 574942,<br>575291                                                                    | Intel<br>Confidential      |
| Processor thermal design specifications and recommendations                                   | 3rd Generation Intel® Xeon® Scalable Processor, Codename Ice Lake-SP<br>and Cooper Lake-SP - Thermal and Mechanical Specifications and Design<br>Guide (TMSDG): Document ID 574080                                       | Intel<br>Confidential      |
| BIOS and BMC Security Best<br>Practices                                                       | Intel® Server Systems Baseboard Management Controller (BMC) and BIOS<br>Security Best Practices White Paper<br><u>https://www.intel.com/content/www/us/en/support/articles/000055785/s</u><br><u>erver-products.html</u> | Public                     |
| Managing an Intel Server<br>Overview                                                          | Managing an Intel Server System 2020<br>https://www.intel.com/content/www/us/en/support/articles/000057741/s<br>erver-products.html                                                                                      | Public                     |

#### Table 1. Intel® Server M50CYP Family Reference Documents and Support Collaterals

| Торіс                                                            | Document Title or Support Collateral                                                                                                                | Document<br>Classification |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Technical information on Intel®<br>Optane™ persistent memory 200 | Intel® Optane™ Persistent Memory 200 Series Operations Guide                                                                                        | Intel<br>Confidential      |
| Setup information for Intel®<br>Optane™ persistent memory 200    | Intel® Optane™ Persistent Memory Startup Guide                                                                                                      | Public                     |
| Latest system software updates:<br>BIOS and Firmware             | Intel® System Update Package (SUP) for Intel® Server M50CYP Family                                                                                  | Public                     |
|                                                                  | Intel® Server Firmware Update Utility - Various operating system support                                                                            |                            |
|                                                                  | Intel® Server Firmware Update Utility User Guide                                                                                                    |                            |
| To obtain full system information                                | Intel <sup>®</sup> Server Information Retrieval Utility - Various operating system support                                                          | Public                     |
|                                                                  | Intel® Server Information Retrieval Utility User Guide                                                                                              |                            |
| To configure, save, and restore various system options           | Intel® Server Configuration Utility - Various operating system support                                                                              | Public                     |
|                                                                  | Intel® Server Configuration Utility User Guide                                                                                                      |                            |
| Product Warranty Information                                     | Warranty Terms and Conditions<br>https://www.intel.com/content/www/us/en/support/services/000005886<br>.html                                        | Public                     |
| Intel® Data Center Manager (Intel®<br>DCM) information           | Intel® Data Center Manager (Intel® DCM) Product Brief<br>https://software.intel.com/content/www/us/en/develop/download/dcm-<br>product-brief.html   | Public                     |
|                                                                  | Intel® Data Center Manager (Intel® DCM) Console User Guide<br>https://software.intel.com/content/www/us/en/develop/download/dcm-<br>user-guide.html | Public                     |

**Note:** Intel Confidential documents are made available under a Non-Disclosure Agreement (NDA) with Intel and must be ordered through your local Intel representative.

# 2. Server Board Family Overview

This chapter identifies the board's features and functions, provides mechanical dimensional diagrams, and an overview of each board architecture.

### 2.1 Server Board Feature Set

The following table provides a high-level overview of the Intel Server Board M50CYP2SB.

#### Table 2. Intel<sup>®</sup> Server Board M50CYP2SB Features

| Feature                                                      | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Server Board                                                 | Intel <sup>®</sup> Server Board M50CYP2SBSTD and Intel <sup>®</sup> Server Board M50CYP2SB1U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Server Board<br>Dimensions                                   | • 477.36 mm length x 427.98 mm width x 1.93 mm thickness                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Processor Support                                            | <ul> <li>Dual Socket-P4 LGA4189</li> <li>Supported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor family SKUs:         <ul> <li>Intel® Xeon® Platinum 8300 processor</li> <li>Intel® Xeon® Gold 6300 processor</li> <li>Intel® Xeon® Gold 5300 processor</li> <li>Intel® Xeon® Gold 5300 processor</li> <li>Intel® Xeon® Silver 4300 processor</li> <li>Intel® Upported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor SKUs must Not end in (H), (L), (U), (Q), or (M).</li> <li>All other processor SKUs are supported.</li> </ul> </li> <li>Intel® UPI links: up to three at 11.2 GT/s (Platinum and Gold families) or up to two at 10.4 GT/s (Silver family)</li> <li>Note: Previous generation Intel Xeon processors are not supported.</li> </ul> |
| Maximum Supported<br>Processor Thermal<br>Design Power (TDP) | • 3 <sup>rd</sup> Gen Intel Xeon Scalable processors can operate up to 270 W (server board only)<br><b>Note:</b> The maximum supported processor TDP at the system level may be lower than what the server<br>board can support. Supported power, thermal, and configuration limits of the chosen server chassis<br>need to be considered to determine if the system can support the maximum processor TDP limit of the<br>server board. Refer to the server chassis/system documentation for additional guidance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PCH Chipset                                                  | <ul> <li>Intel® C621A Platform Controller Hub (PCH) chipset</li> <li>Embedded features enabled on this server board:         <ul> <li>SATA III support</li> <li>USB 3.0 support</li> <li>PCIe 3.0 support</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Memory Support                                               | <ul> <li>32 DIMM slots <ul> <li>16 DIMM slots per processor, eight memory channels per processor</li> <li>Two DIMMs per channel</li> </ul> </li> <li>Registered DDR4 (RDIMM), 3DS-RDIMM, Load Reduced DDR4 (LRDIMM), 3DS-LRDIMM <ul> <li>Note: 3DS = 3 Dimensional Stacking</li> </ul> </li> <li>All DDR4 DIMMs must support ECC</li> <li>Intel® Optane™ persistent memory 200 series</li> <li>Memory capacity <ul> <li>Up to 6 TB per processor (processor SKU dependent)</li> </ul> </li> <li>Memory data transfer rates <ul> <li>Up to 3200 MT/s at one or two DIMMs per channel (processor SKU dependent)</li> </ul> </li> <li>DDR4 standard voltage of 1.2V</li> </ul>                                                                                                                                                                                                                                                                                                                |
| System Fan Support                                           | <ul> <li>Six 6-pin fan connectors (Intel<sup>®</sup> Server Board M50CYP2SBSTD)</li> <li>Eight 8-pin fan connectors (Intel<sup>®</sup> Server Board M50CYP2SB1U and M50CYP2SBSTD)</li> <li>CPU fan headers (one for each CPU)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Onboard Network<br>Support                                   | Provided by optional Open Compute Project (OCP*) module support. See below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| Feature                                           | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open Compute<br>Project* (OCP*)<br>Module Support | <ul> <li>Onboard x16 PCIe* 4.0 OCP 3.0 Mezzanine connector (Small Form-Factor) slot supports the following<br/>Intel accessory options:</li> <li>Dual port, RJ45, 10/1 GbE, - iPC – X710T2LOCPV3</li> <li>Quad port, SFP+ DA, 4x 10 GbE – iPC- X710DA40CPV3</li> <li>Dual Port, QSFP28 100/50/25/10 GbE – iPC- E810CQDA20CPV3</li> <li>Dual Port, SFP28 25/10 GbE – iPC – E810XXVDA20CPV3</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Riser Card Support                                | <ul> <li>Dual Port, SFP28 25/10 GbE – iPC – E810XXVDA2OCPV3</li> <li>Concurrent support for up to three riser cards with support for up to eight PCIe add-in cards. In the below description FH = Full Height, FL = Full Length, HL =Half Length, LP = Low Profile.</li> <li><b>Riser Slot #1</b>: <ul> <li>Riser Slot #1</li> <li>supports x32 PCIe lanes, routed from CPU 0</li> <li>PCIe 4.0 supports the following Intel Riser Card options:</li> </ul> </li> <li>Two PCIe slot riser card supporting <ul> <li>One FH/FL double-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FL or FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>One FL or FL single-width slot (x16 electrical, x16 mechanical) +</li> <li>Two x8 PCIe NVMe SlimSAS* connectors, each with a re-timer. iPC - CYP2URISER1STD</li> </ul> </li> <li><b>Riser Slot #2:</b> <ul> <li>Riser Slot #2 supports x32 PCIe lanes, routed from CPU 1</li> <li>PCIe 4.0 support for up to 64 GB/s</li> </ul> </li> <li><b>Riser Slot #2:</b> <ul> <li>Riser Slot #2 supports x32 PCIe lanes, routed from CPU 1</li> <li>PCIe 4.0 support for up to 64 GB/s</li> </ul> </li> <li><b>Riser Slot #2:</b> <ul> <li>PCIe slot riser card supporting</li> <li>One FH/FL double-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL double-width slot (x16 electrical, x16 mechanical) +</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) iPC - CYP2URISER2DBL</li> </ul> </li> <li><b>Riser Slot #2 supports the following Intel Riser Card options:</b> <ul> <li>Two PCIe slot riser card supporting</li> <li>One FH/FL single-width slot (x16 electrical, x16 mechanical) +</li></ul></li></ul> |
|                                                   | <ul> <li>PCIe Interposer Riser Slot supports the Intel interposer riser card as an accessory option. This card supports one PCIe add-in card (x8 electrical, x8 mechanical). The PCIe interposer riser card can be used only when it is connected to the PCIe NVMe riser card in Riser Slot #2 (iPC – CYP1URISER2KIT). The interposer card uses x8 PCIe data lanes signals routed from the PCIe SlimSAS connector on the PCIe NVMe riser card. The Intel accessory kit includes the PCIe interposer riser card, PCIe NVMe riser card, and PCIe interposer cable. iPC – CYP1URISER2KIT</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | <ul> <li>Riser Slot #3:</li> <li>Riser Slot #3 supports x16 PCIe lanes, route from CPU 1</li> <li>PCIe 4.0 support for up to 32 GB/s</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Feature                                         | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCle* NVMe* Support                             | <ul> <li>Riser Slot #3 supports the following Intel Riser Card options:</li> <li>Two PCIe slot riser card supporting<br/>Two LP/HL single-width slots (x8 electrical, x16 mechanical) iPC – CYP2URISER3STD</li> <li>NVMe riser card supporting<br/>Two PCIe NVMe SlimSAS connectors with re-timers iPC – CYPRISER3RTM</li> <li>Support for up to 10 PCIe NVMe Interconnects <ul> <li>Eight onboard SlimSAS connectors, four per processor</li> <li>Two M.2 NVMe/SATA connectors</li> </ul> </li> <li>Additional NVMe support through select PCIe Riser Card options</li> <li>Intel® Volume Management Device (Intel® VMD) 2.0 support</li> <li>Intel® Virtual RAID on CPU 7.5 (Intel® VROC 7.5) support using one of the three types of VROC keys (available as an Intel accessory option)</li> </ul> |
| Video Support                                   | <ul> <li>Integrated 2D video controller</li> <li>128 MB of DDR4 video memory</li> <li>One VGA DB-15 external connector in the back</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Onboard SATA<br>Support                         | <ul> <li>10 x SATA III ports (6 Gb/s, 3 Gb/s and 1.5 Gb/s transfer rates supported)</li> <li>Two M.2 connectors – SATA / PCIe</li> <li>Two 4-port Mini-SAS HD (SFF-8643) connectors</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| USB Support                                     | <ul> <li>Three external USB 3.0 connectors intended for rear of chassis use.</li> <li>Internal 26-pin connector for optional one USB 3.0 port and one USB 2.0 port front panel support</li> <li>One USB 2.0 internal Type-A header</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Serial Support                                  | <ul> <li>One external RJ-45 serial-A port connector on the back</li> <li>One internal DH-10 serial-B port header for optional front or rear serial port support. The port follows DTK pinout specifications.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Server Management                               | <ul> <li>Integrated Baseboard Management Controller (BMC)</li> <li>Intelligent Platform Management Interface (IPMI) 2.0 compliant</li> <li>Support for Intel® Data Center Manager (Intel® DCM)</li> <li>Support for Intel® Server Debug and Provisioning Tool (Intel® SDP Tool)</li> <li>Redfish* compliant</li> <li>Support for Intel Server Management Software</li> <li>Dedicated onboard RJ45 1 GbE management port</li> <li>Intel® Light-Guided Diagnostics</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| Server Management<br>Processor (SMP)            | <ul> <li>ASPEED* AST2500 Advanced PCIe Graphics and Remote Management Processor</li> <li>Embedded features enabled on this server board:         <ul> <li>Baseboard Management Controller (BMC)</li> <li>2D Video Graphics Adapter</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| System Configuration<br>and Recovery<br>Jumpers | <ul> <li>BIOS load defaults</li> <li>BIOS Password clear</li> <li>Intel® Management Engine firmware force update Jumper</li> <li>BMC force update</li> <li>BIOS_SVN Downgrade</li> <li>BMC_SVN Downgrade</li> <li>For more information, see Chapter 13.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Security Support                                | <ul> <li>Intel® Platform Firmware Resilience (Intel® PFR) technology with an I<sup>2</sup>C interface</li> <li>Intel® Software Guard Extensions (Intel® SGX)</li> <li>Intel® CBnT – Converged Intel® Boot Guard and Trusted Execution Technology (Intel® TXT)</li> <li>Intel® Total Memory Encryption (Intel® TME)</li> <li>Trusted platform module 2.0 (Rest of World) – iPC J33567-151 (accessory option)</li> <li>Trusted platform module 2.0 (China Version) – iPC J12350-150 (accessory option)</li> </ul>                                                                                                                                                                                                                                                                                       |
| BIOS                                            | Unified Extensible Firmware Interface (UEFI)-based BIOS (legacy boot not supported)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### 2.2 Server Board Component / Feature Identification



#### Figure 2. Intel® Server Board M50CYP2SBSTD Component / Feature Identification

**Note:** The features identified in the above figure represent their intended use when the board is integrated into an Intel chassis.



#### Figure 3. Intel® Server Board M50CYP2SB1U Component / Feature Identification

**Note:** The features identified in the above figure represent their intended usage when the board is integrated into an Intel chassis.

The server board includes LEDs to identify system status and/or indicate a component fault.

The following figures identify Intel Light-Guided Diagnostic LEDs on the server board. For more information on Intel Light-Guided Diagnostics, see Chapter 10.



Figure 4. Intel<sup>®</sup> Light-Guided Diagnostics – LED Identification



Figure 5. Fan fault LEDs on Intel® Server Board M50CYP2SB1U



Figure 6. Intel<sup>®</sup> Light-Guided Diagnostics - DIMM Fault LEDs

The server board includes several jumper headers (see Figure 7) that can be used to configure, protect, or recover specific features of the server board. For more information on reset and recovery jumpers, see Chapter 13.



Figure 7. System Configuration and Recovery Jumpers

### 2.3 Server Board Dimensions

The following figure shows the Intel Server Board M50CYP2SBSTD and M50CYP2SB1U dimensions.



Figure 8. Intel<sup>®</sup> Server Board M50CYP2SBSTD and M50CYP2SB1U Board Dimensions

## 2.4 Server Board Mechanical Drawings



Figure 9. Intel<sup>®</sup> Server Board M50CYP2SB Top Surfaces Keep Out Zone (drawing 1)



Figure 10. Intel<sup>®</sup> Server Board M50CYP2SB Top Surface Keep Out Zone (drawing 2)



Figure 11. Intel<sup>®</sup> Server Board M50CYP2SB Bottom Surface Keep Out Zone (drawing 1)



Figure 12. Intel<sup>®</sup> Server Board M50CYP2SB Bottom Surface Keep Out Zone (drawing 2)



Intel® Server Board M50CYP2SB Technical Product Specification

Figure 13. Intel<sup>®</sup> Server Board M50CYP2SB Components Position (drawing 1)



Intel® Server Board M50CYP2SB Technical Product Specification

Figure 14. Intel<sup>®</sup> Server Board M50CYP2SB Components Position (drawing 2)



Intel® Server Board M50CYP2SB Technical Product Specification

Figure 15. Intel<sup>®</sup> Server Board M50CYP2SB Holes Position

### 2.5 Server Board Architecture Overview

The architecture of the Intel Server Board M50CYP2SB was developed around the integrated features and functions of the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family, Intel<sup>®</sup> C621A Platform Controller Hub (PCH) chipset, and ASPEED\* AST2500 Server Management Processor (SMP).

The following figure provides an overview of the Intel Server Board M50CYP2SBSTD architecture, showing the features and interconnects of the major subsystem components. Figure 2 provides a general overview of the physical server board, identifying key feature and component locations.



Figure 16. Intel<sup>®</sup> Server Board M50CYP2SBSTD Architectural Block Diagram

The following figure provides an overview of the Intel Server Board M50CYP2SB1U architecture, showing the features and interconnects of the major subsystem components. Figure 3 provides a general overview of the physical server board, identifying key feature and component locations.



Figure 17. Intel<sup>®</sup> Server Board M50CYP2SB1U Architectural Block Diagram

# 3. Processor Support

The server board includes two Socket-P4 LGA4189 processor sockets compatible with the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family. The server board supports the processor family with a maximum TDP of 270 W.

**Note:** Previous generations Intel Xeon processor and Intel Xeon Scalable processor families and their supported processor heat sinks are not compatible on server boards described in this document.

### 3.1 Processor Cooling Overview

The server board includes two processor socket assemblies, each consisting of a processor socket and bolster plate. The factory installed bolster plate is secured to the server board. The bolster plate is generally used to align the processor cooling hardware over the processor socket and secure it to the server board.

Processor cooling options in a server system may use a passive or active heat sink that use airflow to dissipate heat generated by the processors. Other processor cooling options may use liquid cooling plates, where cool liquid is pumped through the cooling plates to dissipate the heat from the processor.

For air-cooled systems, the processor and heat sink are generally pre-assembled into a single Processor Heat-sink Module (PHM) before being installed onto the processor socket assembly. The PHM concept reduces the risk of damaging pins within the processor socket during the processor installation process.

Note: The Intel Server M50CYP Family only supports passive air-cooled options.

A PHM assembly consists of a processor, a processor carrier clip, and the processor heat sink. The following figure identifies each component associated with the PHM and processor socket assembly.



Figure 18. PHM Components and Processor Socket Reference Diagram

#### 3.1.1 Processor Cooling Requirements

For the server system to support optimal operation and long-term reliability, the thermal management solution of the selected server chassis must dissipate enough heat generated from within the chassis to keep the processors and other system components within their specified thermal limits.

For optimal operation and long-term reliability, processors within the  $3^{rd}$  Gen Intel Xeon Scalable processor family must operate within their defined minimum and maximum case temperature ( $T_{CASE}$ ) limits. Refer to the  $3^{rd}$  Gen Intel Xeon Processor Scalable Family – Thermal Mechanical Specifications and Design Guide for additional information concerning processor thermal limits.

**Note:** It is the responsibility of the system and components architects to ensure compliance with the processor thermal specifications. Compromising processor thermal requirements will impact the processor performance and reliability.

**Disclaimer**: Intel server boards contain and support several high-density VLSI and power delivery components that need adequate airflow to cool and remain within their thermal operating limits. Intel ensures through its own chassis development and testing that when an Intel server board and Intel chassis are used together, the fully integrated system meets the thermal requirements of these components. It is the responsibility of the system architect or system integrator who chooses to develop their own server system using an Intel server board and a non-Intel chassis, to consult relevant specifications and datasheets to determine thermal operating limits and necessary airflow to support intended system configurations and workloads when the system is operating within target ambient temperature limits. It is also their responsibility to perform adequate environmental validation testing to ensure reliable system operation. Intel cannot be held responsible if components fail or the server board does not operate correctly when published operating and non-operating limits are exceeded.

### 3.2 Processor Thermal Design Power (TDP) Support

To allow optimal operation and long-term reliability, the processor must remain within the defined minimum and maximum case temperature ( $T_{CASE}$ ) specifications. Thermal solutions not designed to provide sufficient thermal capability may affect the long-term reliability of the processor and system. The server board described in this document is designed to support the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family TDP guidelines up to and including 270 W.

**Note:** The maximum supported processor TDP at the system level may be lower than what the server board can support. Supported power, thermal, and configuration limits of the chosen server chassis need to be considered to determine if the system can support the maximum processor TDP limit of the server board. Refer to the server chassis/system documentation for additional guidance.

### 3.3 Processor Family Overview

The server boards support the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family with a maximum thermal design power (TDP) limit of 270 W.

Processor shelves in the product family are identified as shown in the following figure.



Supported Processor SKUs

Figure 19. 3<sup>rd</sup> Gen Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processor Identification

**Note:** Supported 3<sup>rd</sup> Gen Intel Xeon Scalable processor SKUs must Not end in (H), (L), (U), (Q), or (M). All other processor SKUs are supported.

\* Note: The 8351N SKU is a single-socket optimized SKU and is not supported on the Intel Server Board M50CYP2SB.

| Feature                                                               | Platinum 8300<br>Processors | Gold 6300<br>Processors | Gold 5300<br>Processors | Silver 4300<br>Processors |
|-----------------------------------------------------------------------|-----------------------------|-------------------------|-------------------------|---------------------------|
| # of Intel® UPI Links                                                 | 3                           | 3                       | 3                       | 2                         |
| Intel® UPI Speed                                                      | 11.2 GT/s                   | 11.2 GT/s               | 11.2 GT/s               | 10.4 GT/s                 |
| Supported Topologies                                                  | 2S-2UPI<br>2S-3UPI          | 2S-2UPI<br>2S-3UPI      | 2S-2UPI<br>2S-3UPI      | 2S-2UPI                   |
| Node Controller Support                                               | No                          | No                      | No                      | No                        |
| RAS Capability                                                        | Advanced                    | Advanced                | Advanced                | Standard                  |
| Intel® Turbo Boost Technology                                         | Yes                         | Yes                     | Yes                     | Yes                       |
| Intel® Hyper-Threading Technology<br>(Intel® HT Technology)           | Yes                         | Yes                     | Yes                     | Yes                       |
| Intel® Advanced Vector Extensions<br>512 (Intel® AVX-512) ISA Support | Yes                         | Yes                     | Yes                     | Yes                       |
| Intel <sup>®</sup> AVX-512 - # of 512b FMA Units                      | 2                           | 2                       | 2                       | 2                         |
| # of PCIe* Lanes                                                      | 64                          | 64                      | 64                      | 64                        |
| Intel® Volume Management Device<br>(Intel® VMD)                       | Yes                         | Yes                     | Yes                     | Yes                       |

#### Table 3. 3<sup>rd</sup> Gen Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processor Family Feature Comparison

**Note:** Features may vary between processor SKUs.

See the 3<sup>rd</sup> Gen Intel Xeon Scalable processor specifications and product briefs for additional information.

#### 3.3.1 Supported Technologies

The 3<sup>rd</sup> Gen Intel Xeon Scalable processors combine several key system components into a single processor package including the processor cores, Integrated Memory Controller (IMC), and Integrated IO Module.

The core features and technologies for the processor family include:

- Intel<sup>®</sup> Ultra Path Interconnect (Intel<sup>®</sup> UPI) supports up to 11.2 GT/s
- Intel<sup>®</sup> Speed Shift Technology
- Intel<sup>®</sup> 64 Architecture
- Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> Technology
- Intel<sup>®</sup> Turbo Boost Technology 2.0
- Intel<sup>®</sup> Hyper-Threading Technology (Intel<sup>®</sup> HT Technology)
- Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT-x)
- Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d)
- Execute Disable Bit
- Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT)
- Intel<sup>®</sup> Advanced Vector Extensions (Intel<sup>®</sup> AVX-512)
- Intel® Advanced Encryption Standard New Instructions (Intel® AES-NI)
- Intel<sup>®</sup> Deep Learning through VNNI
- Intel<sup>®</sup> Speed Select Technology on select processor SKUs
- Intel<sup>®</sup> Resource Director Technology

## 3.4 Processor Population Rules

**Note:** The server board may support dual-processor configurations consisting of different processors that meet the following defined criteria. However, Intel does not perform validation testing of this configuration. In addition, Intel does not ensure that a server system configured with unmatched processors will operate reliably. The system BIOS attempts to operate with processors that are not matched but are generally compatible. For optimal system performance in dual-processor configurations, Intel recommends that identical processors be installed.

When using a single processor configuration, the processor must be installed into the processor socket labeled "CPU\_0".

**Note:** Some server board features may not be functional unless a second processor is installed. For the Intel Server Board M50CYP2SBSTD, see Figure 16. For the Intel Server Board M50CYP2SB1U, see Figure 17.

When two processors are installed, the following population rules apply:

- Both processors must have identical extended family, extended model number and processor type
- Both processors must have the same number of cores
- Both processors must have the same cache sizes for all levels of processor cache memory
- Both processors must support identical DDR4 memory frequencies

**Note:** Processors with different steppings can be mixed in a system as long as the rules mentioned above are met.

Population rules are applicable to any combination of processors in the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family.

# 4. Memory Support

This chapter describes the architecture that drives the memory subsystem, supported memory types, memory population rules, and supported memory RAS features.

## 4.1 Memory Subsystem Architecture

The server board supports up to 32 DDR4 DIMMs, 16 per processor.

The 3<sup>rd</sup> Gen Intel Xeon Scalable processors support eight memory channels using four integrated memory controllers (IMCs). Each memory channel is assigned an identifying letter A-H, with each memory channel supporting two DIMM slots—slot 1 (blue slot) and slot 2 (black slot).



Figure 20. Memory Slot Connectivity

## 4.2 Supported Memory

The server board supports standard DDR4, RDIMMs, and LDRIMMs and Intel Optane persistent memory 200 series modules.

Server boards designed to support the 3<sup>rd</sup> Generation Intel Xeon Scalable processors may be populated with a combination of both DDR4 DRAM DIMMs and Intel Optane persistent memory 200 series modules.

#### Note: Previous generation Intel Optane persistent memory modules are not supported.

Intel Optane persistent memory is an innovative technology that delivers a unique combination of affordable large memory capacity and data persistence (non-volatility). It represents a new class of memory and storage technology architected specifically for data center usage. The Intel Optane persistent memory 200 series modules enable higher density (capacity per DIMM) DDR4-compatible memory modules with near-DRAM performance and advanced features not found in standard SDRAM. The persistent memory technology can help boost the performance of data-intensive applications, such as in-memory analytics, databases, content delivery networks, and high performance computing (HPC), as well as deliver consistent service levels at scale with higher virtual machine and container density.

#### 4.2.1 Standard DDR4 DIMM Support

The following figure shows a standard DDR4 DIMM module.





The server board supports DDR4 DIMMs with the following features:

- Registered DDR4 (RDIMM), 3DS-RDIMM, Load Reduced DDR4 (LRDIMM), 3DS-LRDIMM Note: 3DS = 3 Dimensional Stacking
- All DDR4 DIMMs must support ECC
- RDIMMs and LRDIMMs with thermal sensor On DIMM (TSOD)
- DIMM speeds of up to 3200 MT/s (for 2 DPC)
- DIMM capacities of 8 GB, 16 GB, 32 GB, 64 GB, 128 GB, and 256 GB
- RDIMMs organized as Single Rank (SR), Dual Rank (DR
- 3DS-RDIMM organized as Quad Rank (QR), or Oct Rank (OR)
- LRDIMMs organized as Quad Rank (QR)
- 3DS-LRDIMM organized as Quad Rank (QR), or Oct Rank (OR)

The following tables list the DDR4 DIMM support guidelines.

#### Table 4. Supported DDR4 DIMM Memory

|            | Ranks per DIMM | DIMM Ca              | pacity (GB)           | Maximum Speed | (MT/s) at 1.2 V   |
|------------|----------------|----------------------|-----------------------|---------------|-------------------|
| Туре       | and Data Width | 8 Gb DDR4<br>Density | 16 Gb DDR4<br>Density | 1 DPC         | 2 DPC             |
|            | SR x8          | 8                    | 16                    | 3200          | 3200 <sup>1</sup> |
| RDIMM      | SR x4          | 16                   | 32                    | 3200          | 3200 <sup>1</sup> |
| RDIMM      | DR x8          | 16                   | 32                    | 3200          | 3200 <sup>1</sup> |
|            | DR x4          | 32                   | 64                    | 3200          | 3200 <sup>1</sup> |
| 3DS-RDIMM  | QR/OR x4       | 64 (2H)<br>128 (4H)  | 128 (2H)<br>256 (4H)  | 3200          | 3200 <sup>1</sup> |
| LRDIMM     | QR x4          | 64                   | 128                   | 3200          | 3200              |
| 3DS-LRDIMM | QR/OR x4       | 128 (4H)             | 128 (2H)<br>256 (4H)  | 3200          | 3200              |

#### Notes:

- Specification applies only to memory chips mounted by surface mounted technology (SMT) method. For plated through hole (PTH) mounted method, the maximum speed is 2933 MT/s. Refer to the DIMM datasheets for more information.
- 2. SR = Single Rank, DR = Dual Rank, QR = Quad Rank, OR = Oct Rank

#### Table 5. Maximum Supported Standard SDRAM DIMM Speeds by Processor Shelf

|                                                               | Ma                          | ximum DIMM Speed                     | (MT/s) by Processor Sh  | elf                       |
|---------------------------------------------------------------|-----------------------------|--------------------------------------|-------------------------|---------------------------|
| Processor Family                                              | Platinum 8300<br>Processors | Gold 6300<br>Processors <sup>2</sup> | Gold 5300<br>Processors | Silver 4300<br>Processors |
| 3 <sup>rd</sup> Gen Intel® Xeon® Scalable processor<br>family | 3200                        | 3200                                 | 2933                    | 2666                      |

Notes:

- 1. Specification applies only to memory chips mounted by surface mounted technology (SMT) method. Refer to the DIMM datasheets for more information.
- 2. Gold processor SKU 6330 maximum speed is 2933 (MT/s).

#### 4.2.2 Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module Support

The processor family supports Intel Optane persistent memory 200 series modules. The following figure shows an Intel Optane persistent memory 200 series module.



#### Figure 22. Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module

Intel Optane PMem (persistent memory) is an innovative technology that delivers a unique combination of affordable large memory capacity and data persistence (non-volatility). It represents a new class of memory and storage technology architected specifically for data center usage. Intel Optane PMem 200 series enables higher density (capacity per DIMM) DDR4-compatible memory modules with near-DRAM performance and advanced features not found in standard SDRAM.

The module supports the following features:

- Always-enabled AES-256 encryption
- Cache coherent: like DRAM, contains evicted information from the LLC
- Byte-addressable memory
- Higher endurance than enterprise class SSDs

See Section 4.4 for memory RAS features and Intel Optane persistent memory 200 series compatibility with security features Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX), Intel<sup>®</sup> Total Memory Encryption (Intel<sup>®</sup> TME), and Intel<sup>®</sup> Total Memory Encryption – Multi-Tenant (Intel<sup>®</sup> TME-MT).

Supported operating modes:

- Memory mode (MM)
- App Direct (AD) mode

App Direct mode requires both driver and explicit software support. To ensure operating system compatibility, visit <u>https://www.intel.com/content/www/us/en/architecture-and-technology/optane-memory.html</u>.

#### 4.2.2.1 Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module – Memory Mode (MM)

In Memory mode, the standard DDR4 DRAM DIMM acts as a cache for the most frequently accessed data, while Intel Optane persistent memory 200 series modules provide large memory capacity by acting as direct load/store memory. In this mode, applications and operating system are explicitly aware that the Intel Optane persistent memory 200 series is the only type of direct load/store memory in the system. Cache management operations are handled by the integrated memory controller on the Intel Xeon Scalable processors. When data is requested from memory, the memory controller first checks the DRAM cache. If the data is present, the response latency is identical to DRAM. If the data is not in the DRAM cache, it is read from the Intel Optane persistent memory 200 series modules with slightly longer latency. The applications with consistent data retrieval patterns that the memory controller can predict, will have a higher cache hit rate. Data is volatile in Memory mode. It will not be saved in the event of power loss. Persistence is enabled in App Direct mode.

#### 4.2.2.2 Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module – App Direct (AD) Mode

In App Direct mode, applications and the operating system are explicitly aware that there are two types of direct load/store memory in the platform. They can direct which type of data read or write is suitable for DRAM or Intel Optane persistent memory 200 series modules. Operations that require the lowest latency and do not need permanent data storage can be executed on DRAM DIMM, such as database "scratch pads". Data that needs to be made persistent or structures that are very large can be routed to the Intel Optane persistent memory. The App Direct mode must be used to make data persistent in memory. This mode requires an operating system or virtualization environment enabled with a persistent memory-aware file system.

App Direct mode requires both driver and explicit software support. To ensure operating system compatibility, visit <u>https://www.intel.com/content/www/us/en/architecture-and-technology/optane-memory.html.</u>

#### 4.2.2.3 Intel<sup>®</sup> Optane<sup>™</sup> PMem configuration using the <F2> BIOS Setup Utility

Following the installation of Intel Optane PMem devices into the system, the devices need to be configured using the <F2> BIOS Setup utility. The BIOS Setup utility includes several Intel Optane PMem configuration options across multiple BIOS Setup screens. The following illustration provides a BIOS Setup screen navigation directing the user to the main Intel Optane PMem configuration screen.



Figure 23. <F2> BIOS Setup Screen Navigation for Intel® Optane™ PMem Setup Options

The main Intel Optane PMem Configuration screen provides links to the various device information and setup screens.

| Int                                                    | el (R) Optane (TM) | Persistent Me   | enory Configuration                                |
|--------------------------------------------------------|--------------------|-----------------|----------------------------------------------------|
| Version: 2.0.0.3825<br>Select an action below.         |                    |                 | View and configure instal<br><b>PHen modules</b> . |
| Detected PMen modules:<br>All PMen modules are hea     | [8]<br>Ithy.       |                 |                                                    |
| ► PMen modules                                         |                    |                 |                                                    |
| <ul> <li>Regions</li> <li>Provisioning</li> </ul>      |                    |                 |                                                    |
| <ul> <li>Namespaces</li> <li>Total capacity</li> </ul> |                    |                 |                                                    |
| Diagnostics     Preferences                            |                    |                 |                                                    |
| ▶ Preferences                                          |                    |                 |                                                    |
|                                                        |                    |                 |                                                    |
|                                                        |                    |                 |                                                    |
|                                                        |                    |                 |                                                    |
|                                                        |                    |                 |                                                    |
|                                                        |                    |                 |                                                    |
|                                                        |                    | Changes and Exi |                                                    |
| 14=Move Highlight                                      |                    | elect Entry     | Esc=Exit                                           |

Figure 24. Intel<sup>®</sup> Optane<sup>™</sup> PMem Configuration Menu in <F2> BIOS Setup

## 4.3 Memory Population

On the server board, a total of 32 memory slots are provided – two slots per channel and eight channels per processor.

This section provides memory population rules and recommendations for standard DD4 DIMMs and Intel Optane persistent memory 200 series modules. The following figure shows the full board layout for all memory slots on both processor sockets.



Figure 25. Server Board Memory Slot Layout

#### 4.3.1 DDR4 DIMM Population Rules

#### Intel DDR4 DIMM Support Disclaimer:

Intel validates and will only provide support for system configurations where all installed DDR4 DIMMs have matching "Identical" or "Like" attributes. See Table 6. A system configured concurrently with DDR4 DIMMs from different vendors will be supported by Intel if all other DDR4 "Like" DIMM attributes match.

Intel does not perform system validation testing nor will it provide support for system configurations where all populated DDR4 DIMMs do not have matching "Like" DIMM attributes as listed in Table 6.

Intel will only provide support for Intel server systems configured with DDR4 DIMMs that have been validated by Intel and are listed on Intel's Tested Memory list for the given Intel<sup>®</sup> Server Product family.

Intel configures and ships pre-integrated L9 server systems. All DDR4 DIMMs within a given L9 server system as shipped by Intel will be identical. All installed DIMMs will have matching attributes as those listed in the *"Identical" DDR4 DIMM4 Attributes* column in Table 6.

When purchasing more than one integrated L9 server system with the same configuration from Intel, Intel reserves the right to use "Like" DIMMs between server systems. At a minimum, "Like" DIMMS will have matching DIMM attributes as listed in the table below. However, the DIMM model #, revision #, or vendor may be different.

For warranty replacement, Intel will make every effort to ship back an exact match to the one returned. However, Intel may ship back a validated "Like" DIMM. A "Like" DIMM may be from the same vendor but may not be the same revision # or model #, or it may be an Intel validated DIMM from a different vendor. At a minimum, all "Like" DIMMs shipped from Intel will match attributes of the original part according to the definition of "Like" DIMMs in the following table.

| <ul> <li>DDR4 DIMMs are considered "Identical" when ALL listed attributes between the DIMMs match</li> <li>Two or more DDR4 DIMMs are considered "Like" DIMMs when all attributes minus the Vendor, and/or DIMM Part # and/or DIMM Revision#, are the same.</li> </ul> |                                     |                                |                                            |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------|--------------------------------------------|--|--|--|
| Attribute                                                                                                                                                                                                                                                              | "Identical" DDR4<br>DIMM Attributes | "Like" DDR4<br>DIMM Attributes | Possible DDR4 Attribute Values             |  |  |  |
| Vendor                                                                                                                                                                                                                                                                 | Match                               | Maybe Different                | Memory Vendor Name                         |  |  |  |
| DIMM Part #                                                                                                                                                                                                                                                            | Match                               | Maybe Different                | Memory Vendor Part #                       |  |  |  |
| DIMM Revision #                                                                                                                                                                                                                                                        | Match                               | Maybe Different                | Memory Vendor Part Revision #              |  |  |  |
| SDRAM Type                                                                                                                                                                                                                                                             | Match                               | Match                          | DDR4                                       |  |  |  |
| DIMM Type                                                                                                                                                                                                                                                              | Match                               | Match                          | RDIMM, LRDIMM                              |  |  |  |
| Speed (MHz)                                                                                                                                                                                                                                                            | Match                               | Match                          | 2666, 2933, 3200                           |  |  |  |
| Voltage                                                                                                                                                                                                                                                                | Match                               | Match                          | 1.2V                                       |  |  |  |
| DIMM Size (GB)                                                                                                                                                                                                                                                         | Match                               | Match                          | 8GB, 16GB, 32GB, 64GB, 128GB, 256GB        |  |  |  |
| Organization                                                                                                                                                                                                                                                           | Match                               | Match                          | 1Gx72; 2Gx72; 4Gx72; 8Gx72; 16Gx72; 32Gx72 |  |  |  |
| DIMM Rank                                                                                                                                                                                                                                                              | Match                               | Match                          | 1R, 2R, 4R, 8R                             |  |  |  |
| DRAM Width                                                                                                                                                                                                                                                             | Match                               | Match                          | x4, x8                                     |  |  |  |
| DRAM Density                                                                                                                                                                                                                                                           | Match                               | Match                          | 8Gb, 16Gb                                  |  |  |  |

#### Table 6. DDR4 DIMM Attributes Table for "Identical" and "Like" DIMMs

**Note:** Intel only supports mixed DDR4 DRAM DIMM configurations as defined in the Intel DDR4 Support Disclaimer above.

The following memory population rules apply when installing DDR4 DIMMs:

- Mixing rules:
  - Mixing DDR4 DIMMs of different frequencies and latencies is not supported within or across processors. If a mixed configuration is encountered, the BIOS attempts to operate at the highest common frequency and the lowest latency possible.
  - x4 and x8 width DIMMs may be mixed in the same channel.
  - Mixing of DDR4 DIMM types (RDIMM, LRDIMM, 3DS-RDIMM, 3DS-LRDIMM) within or across processors is not supported. This situation is a Fatal Error Halt in Memory Initialization.
- For a single DDR4 DIMM in a dual-slot channel, populate slot 1 (blue slot).
- For multiple DDR4 DIMMs per channel:
  - When populating a quad-rank DDR4 DIMM with a single- or dual-rank DDR4 DIMM in the same channel, the quad-rank DDR4 DIMM must be populated farthest from the processor. Incorrect DIMM placement results in an MRC error code. A maximum of 8 logical ranks can be used on any one channel, as well as a maximum of 10 physical ranks loaded on a channel.
  - For RDIMM, LRDIMM, 3DS-RDIMM, and 3DS-LRDIMM, always populate DIMMs with higher electrical loading in slot 1 (blue slot) followed by slot 2 (black slot).
- Memory slots associated with a given processor are unavailable if the corresponding processor socket is not populated.
- Processor sockets are self-contained and autonomous. However, all memory subsystem support (such as memory RAS and error management) in the BIOS Setup are applied commonly for each installed processor.
- For best system performance, memory must be installed in all eight channels for each installed processor.
- For best system performance in dual processor configurations, installed DDR4 DIMM type and population for DDR4 DIMMs configured to CPU 1 must match DDR4 DIMM type and population configured to CPU 0. For additional information, see Section 4.3.3.

## 4.3.2 Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module Rules

All operating modes:

- Only Intel Optane persistent memory 200 series modules are supported.
- Intel Optane persistent memory 200 series modules of different capacities cannot be mixed within or across processor sockets.
- Memory slots supported by integrated memory controller 0 (memory channels A and B) of a given processor must be populated before memory slots on other IMCs.
- For multiple DIMMs per channel:
  - Only one Intel Optane persistent memory 200 series module is supported per memory channel.
  - Intel Optane persistent memory 200 series modules are supported in either DIMM slot when mixed with LRDIMM or 3DS-LRDIMM.
  - Intel Optane persistent memory 200 series modules are only supported in DIMM slot 2 (black slot) when mixed with RDIMM or 3DS-RDIMM.
- No support for SDRAM SRx8 DIMM that is populated within the same channel as the Intel Optane persistent memory 200 series module in any operating mode.
- Ensure the same DDR4 DIMM type and capacity is used for each DDR4 + Intel Optane persistent memory 200 series module combination.

Memory mode:

- Populate each memory channel with at least one DRAM DIMM to maximize bandwidth.
- Intel Optane persistent memory 200 series modules must be populated symmetrically for each installed processor (corresponding slots populated on either side of each processor).

App Direct mode:

- Minimum of one DDR4 DIMM per IMC (IMC 0, IMC 1, IMC 2 and IMC 3) for each installed processor.
- Minimum of one Intel Optane persistent memory 200 series module for the board.
- Intel Optane persistent memory 200 series modules must be populated symmetrically for each installed processor (corresponding slots populated on either side of each processor).

| Processor Shelf                  | Intel® Optane™ Persistent Memory 200<br>Series Capacity (GB) | Speed (MT/s) |
|----------------------------------|--------------------------------------------------------------|--------------|
| Silver 4300 processors           | 128                                                          | 2666         |
| (Silver 4314 processor SKU only) | 256                                                          | 2400         |
| (Siver 4514 processor Sico only) | 512                                                          |              |
|                                  | 128                                                          | 2933         |
| Gold 5300 processors             | 256                                                          | 2666         |
| -                                | 512                                                          | 2400         |
|                                  | 128                                                          | 3200         |
|                                  | 256                                                          | 2933         |
| Gold 6300 Processors*            | 512                                                          | 2666         |
|                                  |                                                              | 2400         |
|                                  | 128                                                          | 3200         |
|                                  | 256                                                          | 2933         |
| Platinum 8300 processors         | 512                                                          | 2666         |
|                                  |                                                              | 2400         |

#### Table 7. Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module Support

**Note:** \*Gold processor SKU 6330 maximum speed is 2933 (MT/s).

#### Table 8. Standard DDR4 DIMMs Compatible with Intel® Optane™ Persistent Memory 200 Series Module

| Time                                               | Ranks per DIMM and | DIMM S            | ize (GB)           |
|----------------------------------------------------|--------------------|-------------------|--------------------|
| Туре                                               | Data Width         | 8 Gb DRAM density | 16 Gb DRAM density |
|                                                    | SR x8              | N/A               | N/A                |
| RDIMM                                              | SR x4              | 16                | 32                 |
| (PTH – up to 2933 MT/s)<br>(SMT – up to 3200 MT/s) | DR x8              | 16                | 32                 |
|                                                    | DR x4              | 32                | 64                 |
| 3DS-RDIMM                                          | QR x4              | N/A               | 128 (2H)           |
| (PTH – up to 2933 MT/s)<br>(SMT – up to 3200 MT/s) | OR x4              | N/A               | 256 (4H)           |
| LRDIMM<br>(PTH/SMT – up to 3200 MT/s)              | QR x4              | 64                | 128                |
| 3DS-LRDIMM                                         | QR x4              | N/A               | N/A                |
| (PTH/SMT – up to 3200 MT/s)                        | OR x4              | 128 (4H)          | 256 (4H)           |

**Note:** SR = Single Rank, DR = Dual Rank, QR = Quad Rank, OR = Oct Rank, H = Stack Height, PTH = Plated Through Hole, SMT = Surface-Mount Technology

#### 4.3.3 Recommended Memory Configurations

This section provides the recommended memory population configurations for the server board. For best system performance in dual-processor configurations, installed memory type and population should be the same for both processors.

See the following figure to identify the memory slot locations and the following two tables for recommended population configurations.



Figure 26. Memory Slot Identification

#### Table 9. Standard DDR4 DIMM-Only per Socket Population Configurations

|               |        | IM     | C2    |       |        | IN     | 1C3    |        | IMC1   |        |        | ІМСО   |        |        |        |        |
|---------------|--------|--------|-------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| # of<br>DIMMs | Cŀ     | ł F    | Cŀ    | ΗE    | СН     | I H    | CF     | I G    | Cŀ     | I C    | CH     | I D    | CH     | IA     | Cł     | НВ     |
|               | Slot 1 | Slot 2 | Slot1 | Slot2 | Slot 1 | Slot 2 | Slot 1 | Slot 2 | Slot 2 | Slot 1 |
| 1             | -      | -      | -     | -     | -      | -      | -      | -      | -      | -      | -      | -      | -      | DRAM   | -      | -      |
| 2             | -      | -      | DRAM  | -     | -      | -      | -      | -      | -      | -      | -      | -      | -      | DRAM   | -      | -      |
| 4             | -      | -      | DRAM  | -     | -      | -      | DRAM   | -      | -      | DRAM   | -      | -      | -      | DRAM   | -      | -      |
| 6             | DRAM   | -      | DRAM  | -     | -      | -      | DRAM   | -      | -      | DRAM   | -      | -      | -      | DRAM   | -      | DRAM   |
| 8             | DRAM   | -      | DRAM  | -     | DRAM   | -      | DRAM   | -      | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   |
| 12            | DRAM   | DRAM   | DRAM  | DRAM  | -      | -      | DRAM   | DRAM   | DRAM   | DRAM   | -      | -      | DRAM   | DRAM   | DRAM   | DRAM   |
| 12            | DRAM   | -      | DRAM  | DRAM  | DRAM   | -      | DRAM   | DRAM   | DRAM   | DRAM   | -      | DRAM   | DRAM   | DRAM   | -      | DRAM   |
| 16            | DRAM   | DRAM   | DRAM  | DRAM  | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   | DRAM   |

|                   |             |        | IMC2   |        |        |        | IM     | С3     |        | IMC1   |        |        |        | ІМСО   |        |        |        |
|-------------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| DRAM /<br>PMem    | Mode        | Cŀ     | ł F    | Cŀ     | ΙE     | CH     | н      | Cŀ     | I G    | CF     | łC     | CH     | I D    | CF     | IA     | CH     | łВ     |
|                   |             | Slot 1 | Slot 2 | Slot 2 | Slot 1 |
| 8 DRAM/<br>8 PMem | AD or<br>MM | DRAM   | PMem   | DRAM   | PMem   | DRAM   | PMem   | DRAM   | PMem   | PMem   | DRAM   | PMem   | DRAM   | PMem   | DRAM   | PMem   | DRAM   |
| 8 DRAM/<br>4 PMem | AD or<br>MM | DRAM   | -      | DRAM   | PMem   | DRAM   | -      | DRAM   | PMem   | PMem   | DRAM   | -      | DRAM   | PMem   | DRAM   | -      | DRAM   |
| 4 DRAM/           | AD or       | PMem   | _      | DRAM   | -      | PMem   | _      | DRAM   | -      | -      | DRAM   | -      | PMem   | -      | DRAM   | -      | PMem   |
| 4 PMem            | MM          | DRAM   | -      | PMem   | -      | DRAM   | -      | PMem   | -      | -      | PMem   | -      | DRAM   | -      | PMem   | -      | DRAM   |
|                   |             | DRAM   | -      | DRAM   | -      | _      | -      | DRAM   | -      | -      | DRAM   | -      | PMem   | -      | DRAM   | -      | DRAM   |
| 6 DRAM/           | AD          | -      | -      | DRAM   | -      | DRAM   | -      | DRAM   | Ι      | -      | DRAM   | Ι      | DRAM   | Ι      | DRAM   | -      | PMem   |
| 1 PMem            | AD          | DRAM   | -      | DRAM   | -      | PMem   | -      | DRAM   | -      | -      | DRAM   | -      | -      | -      | DRAM   | -      | DRAM   |
|                   |             | PMem   | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | -      |
|                   |             | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | -      | DRAM   | -      | DRAM   | PMem   | DRAM   | -      | DRAM   |
| 8 DRAM/           | AD          | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | PMem   | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   |
| 1 PMem            | AD          | DRAM   | -      | DRAM   | PMem   | DRAM   | -      | DRAM   | -      | -      | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   |
|                   |             | DRAM   | -      | DRAM   | -      | DRAM   | -      | DRAM   | PMem   | -      | DRAM   | -      | DRAM   | _      | DRAM   | -      | DRAM   |
| 12                |             | DRAM   | DRAM   | DRAM   | DRAM   | PMem   | _      | DRAM   | DRAM   | DRAM   | DRAM   | -      | PMem   | DRAM   | DRAM   | DRAM   | DRAM   |
| DRAM/<br>2 PMem   | AD          | DRAM   | DRAM   | DRAM   | DRAM   | PMem   | -      | DRAM   | DRAM   | DRAM   | DRAM   | -      | PMem   | DRAM   | DRAM   | DRAM   | DRAM   |

#### Table 10. Standard DDR4 DIMM and Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series Module (PMem) Population Configurations

**Note:** AD = App Direct mode, MM = Memory mode, PMem = Persistent Memory module

Notes on Intel<sup>®</sup> Optane<sup>™</sup> persistent memory 200 series module population:

- For MM, recommended ratio of standard DRAM capacity to Intel Optane persistent memory 200 series module capacity is between 1 GB:4 GB and 1 GB:16 GB.
- For each individual population, rearrangements between channels are allowed as long as the resulting population is consistent with defined memory population rules.
- For each individual population, the same DDR4 DIMM must be used in all slots, as specified by the defined memory population rules.

## 4.4 Memory RAS Support

Processors in the3<sup>rd</sup> Gen Intel Xeon Scalable processor family support the standard or advanced memory RAS features, depending on processor SKU, defined in Table 11. This table lists the RAS features pertaining to system memory that has standard DDR4 DIMMs or a combination of standard DDR4 DIMMS and Intel Optane persistent memory 200 series modules. These features are managed by the processor's IMC.

#### Table 11. Memory RAS Features

| Memory RAS Feature                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                 | Standard     | Advanced |  |  |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|--|--|
| Partial Cache-Line Sparing<br>(PCLS)                         | Allows replacing failed single bit within a device using spare capacity<br>available within the processor's integrated memory controller (IMC).<br>Up to 16 failures allowed per memory channel and no more than one<br>failure per cache line. After failure is detected, replacement is<br>performed at a nibble level. Supported with x4 DIMMs only.                                                     | V            | V        |  |  |
|                                                              | Single Device Data Correction (SDDC) via static virtual lockstep<br>Supported with x4 DIMMs only.                                                                                                                                                                                                                                                                                                           | V            | √        |  |  |
| Device Data Correction                                       | Adaptive Data Correction – Single Region (ADC-SR) via adaptive virtual lockstep (applicable to x4 DRAM DIMMs). Cannot be enabled with "Memory Multi-Rank Sparing" or "Write Data CRC Check and Retry."                                                                                                                                                                                                      | V            | √        |  |  |
|                                                              | Adaptive Double Data Correction – Multiple Regions (ADDDC-MR, + 1)<br>Supported with x4 DIMMs only.                                                                                                                                                                                                                                                                                                         | -            | V        |  |  |
| DDR4 Command/Address<br>(CMD/ADDR) Parity Check and<br>Retry | DDR4 technology based CMD/ADDR parity check and retry with CMD/ADDR parity error "address" logging and CMD/ADDR retry.                                                                                                                                                                                                                                                                                      | V            | √        |  |  |
| DDR4 Write Data CRC Check<br>and Retry                       | Checks for CRC mismatch and sends a signal back to the processor for retry. Cannot be enabled with "ADC-SR" or "ADDDC-MR, +1."                                                                                                                                                                                                                                                                              | V            | √        |  |  |
| Memory Data Scrambling with<br>Command and Address           | Scrambles the data with address and command in "write cycle" and<br>unscrambles the data in "read cycle". Addresses reliability by<br>improving signal integrity at the physical layer. Additionally, assists<br>with detection of an address bit error.                                                                                                                                                    | $\checkmark$ | V        |  |  |
| Memory Demand and Patrol<br>Scrubbing                        | Demand scrubbing is the ability to write corrected data back to the<br>memory once a correctable error is detected on a read transaction.<br>Patrol scrubbing proactively searches the system memory, repairing<br>correctable errors. Prevents accumulation of single-bit errors.                                                                                                                          | V            | V        |  |  |
| Memory Mirroring                                             | Full memory mirroring: An intra-IMC method of keeping a duplicate<br>(secondary or mirrored) copy of the contents of memory as a<br>redundant backup for use if the primary memory fails. The mirrored<br>copy of the memory is stored in memory of the same processor<br>socket's IMC. Dynamic (without reboot) failover to the mirrored<br>DIMMs is transparent to the operating system and applications. | V            | V        |  |  |
|                                                              | Address range/partial memory mirroring: Provides further intra<br>socket granularity to mirroring of memory. This allows the firmware<br>or OS to determine a range of memory addresses to be mirrored,<br>leaving the rest of the memory in the socket in non-mirror mode.                                                                                                                                 | _            | V        |  |  |
| DDR Memory Multi-Rank<br>Memory Sparing                      | Up to two ranks out of a maximum of eight ranks can be assigned as spare ranks. Cannot be enabled with "ADC-SR", "ADDDC-MR, +1", and "Memory Mirroring".                                                                                                                                                                                                                                                    | √            | √        |  |  |
| Memory SMBus* Hang<br>Recovery                               | Allows system recovery if the SMBus fails to respond during runtime, thus, preventing system crash.                                                                                                                                                                                                                                                                                                         | $\checkmark$ | √        |  |  |
| Memory Disable and Map Out<br>for Fault Resilient Boot (FRB) | Allows memory initialization and booting to the operating system even when memory fault occurs.                                                                                                                                                                                                                                                                                                             | √            | √        |  |  |
| Post Package Repair (PPR)                                    | <b>st Package Repair (PPR)</b> PPR offers additional spare capacity within the DDR4 DRAM that can be used to replace faulty cell areas detected during system boot time.                                                                                                                                                                                                                                    |              |          |  |  |
| Memory Thermal Throttling                                    | Management controller monitors the memory DIMM temperature<br>and can temporarily slow down the memory access rates to reduce<br>the DIMM temperature if needed.                                                                                                                                                                                                                                            | V            | √        |  |  |

| Memory RAS Feature                        | Description                                                                                                                                                           | Standard | Advanced     |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|
| MEMHOT Pin Support for<br>Error Reporting | MEMHOT pin can be configured as an output and used to notify if DIMM is operating within the target temperature range. Used to implement "Memory Thermal Throttling". | V        | $\checkmark$ |

Notes: Population Rules and BIOS Setup for Memory RAS

- Memory sparing and memory mirroring options are enabled in BIOS Setup.
- Memory sparing and memory mirroring options are mutually exclusive in this product. Only one operating mode at a time may be selected in BIOS Setup.
- If a RAS mode has been enabled and the memory configuration is not able to support it during boot, the system will fall back to independent channel mode and log and display errors.
- Rank sparing mode is only possible when all channels that are populated with memory have at least two single-rank or double-rank DIMMs installed, or at least one quad-rank DIMM installed on each populated channel.
- Memory mirroring mode requires that for any channel pair that is populated with memory, the memory population on both channels of the pair must be identically sized.
- The Intel Optane persistent memory 200 series RAS features listed in the following table are integrated into the system memory RAS features.

The following table lists additional memory RAS features specific to the Intel Optane persistent memory 200 series memory. These features are managed by the processor's IMC.

| Memory RAS Feature                                                        | Description                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIMM Error Detection and<br>Correction                                    | Protects against random bit failures across media devices.                                                                                                                                                                                                        |
| DIMM Device Failure Recovery<br>(Single Device Data Correction<br>(SDDC)) | Corrects errors resulting from the failure of a single media device.                                                                                                                                                                                              |
| DIMM Package Sparing (Double<br>Device Data Correction (DDDC))            | Achieved by a spare device on the DIMM and erasure decoding.                                                                                                                                                                                                      |
| DIMM Patrol Scrubbing                                                     | Proactively searches the DIMM memory, repairing correctable errors. This can prevent correctable errors from becoming uncorrectable due to accumulation of failed bits.                                                                                           |
| DIMM Address Error Detection                                              | Ensures the correctness of addresses when data is read from media devices.                                                                                                                                                                                        |
| DIMM Data Poisoning                                                       | Mechanism to contain, and possibly recover from, uncorrectable data errors.<br>Depending on the mode used, poisoning has different reset behavior:<br>• In Memory mode, poison is cleared after reset.<br>• In App Direct mode, poison is not cleared with reset. |
| DIMM Viral                                                                | Ensures that potentially corrupted data is not committed to persistent memory in App Direct<br>and is supported only in tandem with poison. Viral mode does not apply to memory mode.                                                                             |
| DIMM Address Range Scrub (ARS)                                            | Obtains the healthy memory media range before assigning it to a persistent memory region.                                                                                                                                                                         |
| DDR-T Command and Address<br>Parity Check and Retry                       | Host retries a CMD/ADDR transaction if the DIMM controller detects a parity error and initiates an error flow.                                                                                                                                                    |
| DDR-T Read/Write Data ECC<br>Check and Retry                              | Host continuously retries a data transaction as long as the DIMM controller detects an ECC error and initiates an error flow.                                                                                                                                     |
| Faulty DIMM Isolation                                                     | Identifies a specific failing DIMM enabling replacement of only the DIMM that has failed.                                                                                                                                                                         |

#### Table 12. Intel<sup>®</sup> Optane<sup>™</sup> Persistent Memory 200 Series RAS Features

The Intel Server Board M50CYP2SB security feature support includes Intel Software Guard Extensions (Intel SGX), Intel Total Memory Encryption (Intel TME), and Intel Total Memory Encryption – Multi-Tenant (Intel TME-MT). When any of these security features are enabled, Intel Optane PMem 200 series is disabled. In addition, some of the memory RAS features are disabled as indicated in the following table.

| Feature/Technology                                                                                                                                                                                                                      | Intel® SGX | Intel® TME,<br>Intel® TME-MT |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------|
| Intel® Optane™ persistent memory 200 series                                                                                                                                                                                             | No         | No                           |
| ADC(SR)/ADDDC(MR)                                                                                                                                                                                                                       | No         | Yes                          |
| MCA Recovery – Execution Path                                                                                                                                                                                                           | No         | Yes                          |
| MCA Recovery – Non-execution Path                                                                                                                                                                                                       | Yes        | Yes                          |
| Address Range Mirroring                                                                                                                                                                                                                 | No         | Yes                          |
| Dynamic Capacity change: CPU/Memory/IIO, Physical CPU Board Hot Add/Remove,<br>OS CPU/Memory/IIO On-lining (Capacity change), OS CPU off-lining (Capacity<br>change), Intel UPI link Hot pluggability, and Intel UPI System Quiescence. | No         | Yes                          |
| Static/Hard Partitioning, Electronically Isolated (Static/Hard) Partitioning, Dynamic<br>Partitioning (Via Resource/Capacity Addition), Multiple South Bridge (PCH) Presence<br>for supporting system partitioning                      | No         | Yes                          |

#### Table 13. Compatibility of RAS features Intel® SGX, Intel® TME, and Intel® TME-MT

## 5. Server Management

The server boards use the baseboard management controller (BMC) features of an ASPEED\* AST2500 Server Management Processor. The BMC supports multiple system management features including intra-system sensor monitoring, fan speed control, system power management, and system error handling and messaging. It also provides remote platform management capabilities including remote access, monitoring, logging, and alerting features.

In support of system management, the system includes a dedicated management port and support for two system management tiers and optional system management software.

- Standard management features (Included)
- Advanced management features (\$\$ Optional)
- Intel<sup>®</sup> Data Center Manager (Intel<sup>®</sup> DCM) support (\$\$ Optional)

The following subsections provide a brief description of each.

## 5.1 Remote Management Port

The server board includes a dedicated 1 Gb/s RJ45 management port used to access embedded system management features remotely.

**Note:** The management port is dedicated for system management access purposes only. The port is not intended or designed to support standard LAN data traffic.



Figure 27. Remote Management Port

To access the server remotely using the management port requires network parameters to be configured using the <F2> BIOS Setup utility.

#### 5.1.1 Configuring System Management Port Using <F2> BIOS Setup

- 1. During the system power-on POST process, press **<F2>** when prompted to go to the BIOS Setup utility main menu page.
- Navigate to the Server Management tab and select BMC LAN Configuration to enter the BMC LAN Configuration screen (Figure 28).

|                                                                                                           | BHC LAN Configuration                                                                                                                         |                                                                |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| User Configuration<br>Dedicated Management LAN Cor<br>Remote Management Module<br>TP Source<br>IP Address | <present><br/>(Dynawic)<br/>10.54.56.64</present>                                                                                             | View/Configure User<br>information and settings of<br>the DMC. |
| Submet Mask<br>Gateway IP                                                                                 | 255.255.255.0<br>10.54.56.1                                                                                                                   |                                                                |
| Dedicated Management LAN TPO<br>Dedicated IPo6<br>IPo6 Source<br>IPo6 Address<br>Gateway IPo6             | D6 Configuration<br><enabled><br/><dynamic><br/>0600:0000:0000:0000:0000:0000<br/>0:0000<br/>0:0000<br/>0:0000<br/>0:0000</dynamic></enabled> |                                                                |
| 1Pu6 Prefix Length<br>BMC DHCP Host Mane                                                                  | -                                                                                                                                             |                                                                |
|                                                                                                           |                                                                                                                                               |                                                                |
| fi-Move Highlight<br>Co                                                                                   | F10=Save Changes and Exit<br><enter>-Select Entry<br/>pyright (c) 2006-2029. Intel Corpo</enter>                                              |                                                                |

Figure 28. BIOS Setup BMC LAN Configuration Screen

- 3. The system is configured using the BMC Dedicated Network Configuration
- 4. For an IPv4 network:
  - If configuring the server management BMC LAN, scroll to Baseboard LAN configuration > IP source and then select either Static or Dynamic. If Static is selected, configure the IP address, Subnet mask, and Gateway IP as needed.
- 5. For an IPv6 network:
  - If configuring the server management BMC LAN, scroll to Baseboard LAN IPv6 configuration > IP source and then select Enabled. Then scroll to IPV6 source and select either Static or Dynamic. If Static is selected, configure the IPV6 address, Gateway IPV6, and IPV6 Prefix Length as needed.
- 6. The default User Name and Password is admin/admin.
- 7. If there is a need to change the User and Password, select **BMC User Settings** to enter the User Configuration screen (Figure 29).
- 8. Under Add User, set the following settings as desired:
  - **User Name** Enter the desired name. Note that the anonymous user cannot be changed.
  - **User password** Enter the desired password twice.
  - **Channel No** Select the Channel
  - **Privilege** Select the privilege to be used. (Administrator privilege is required to use KVM or media redirection)
- 9. Press **<F10>** to save the configured settings and exit BIOS Setup. The server reboots with the new LAN settings.



#### Figure 29. BIOS Setup User Configuration Screen

Once the management port is configured, the server can be accessed remotely to perform system management features defined in the following sections.

## 5.2 Standard System Management Features

The following system management features are supported on the Intel Server Board M50CYP2SB by default.

- Virtual KVM over HTML5
- Integrated BMC Web Console
- Redfish
- IPMI 2.0
  - o Node Manager
- Out-of-band BIOS/BMC Update and Configuration
- System Inventory
- Autonomous Debug Log

The following subsections provide a brief description for each feature.

#### 5.2.1 Virtual KVM over HTML5

The BMC firmware supports keyboard, video, and mouse redirection (KVM) over LAN. This feature is available remotely from the embedded web server as an HTML5 application. USB1.1 or USB 2.0 based mouse and keyboard redirection are supported. The KVM-redirection (KVM-r) session can be used concurrently with media-redirection (media-r). This feature allows a user to interactively use the keyboard, video, and mouse (KVM) functions of the remote server as if the user were physically at the managed server.

KVM redirection consoles support the following keyboard layouts: English, Chinese (traditional), Japanese, German, French, Spanish, Korean, Italian, and United Kingdom. KVM redirection includes a "soft keyboard" function. The "soft keyboard" is used to simulate an entire keyboard that is connected to the remote system. The "soft keyboard" functionality supports the following layouts: English, Dutch, French, German, Italian, Russian, and Spanish. The KVM-redirection feature automatically senses video resolution for best possible screenshot and provides high-performance mouse tracking and synchronization. It allows remote viewing and configuration in pre-boot POST and BIOS Setup once BIOS has initialized video.

# 5.2.2 Integrated Baseboard Management Controller Web Console (Integrated BMC Web Console)

The BMC firmware has an embedded web server that can remotely serve web pages to any supported browser. This web console allows administrator to view system information including firmware versions, server health, diagnostic information, power statistics. The web console enables configuration of the BMC and BIOS. It provides the ability for users to perform power actions, launch KVM and set up virtual media redirection.

Enter the configured IP address of the BMC management port into the web browser to open the Integrated BMC Web Console module login page (See Figure 30). To use a secure connection, type:

https://<IPaddress or Hostname>/

Enter the username and password and select a language option. For example:

- Username: root
- Password: superuser
- Language: English

| intel. Integrate | ed BMC Web Console                                                  |  |
|------------------|---------------------------------------------------------------------|--|
|                  | Please Login<br>Username<br>Password<br>Language English ~<br>Iogin |  |
|                  |                                                                     |  |

#### Figure 30. Integrated BMC Web Console Login Page

Click the **Login** button to view the home page.

| intel                     | Integrated BMC Web Console                                                                                                     |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| System Server Health      | Configuration Remote Control Virtual Media Server Diagnostics Miscellaneous BIOS Configurations OLogout ORefresh OHelp OAbout  |
|                           | Summary                                                                                                                        |
| System Information        |                                                                                                                                |
| FRU Information           | KCS Policy Control Mode is Allow All. This setting is intended for BMC provisioning and is considered insecure for deployment. |
| CPU Information           | Host Power Status : Host is currently ON                                                                                       |
| DIMM Information          | Advanced Management Key : Activated Device (BMC) Available : Yes                                                               |
| NVMe Information          | BMC Firmware Build Time : Fri Mar 19 05:34:25 2021                                                                             |
| NIC Information           | BIOS ID : SE5C6201.86B.0022.D02.2103180902 BMC FW Rev : 2.78.c6f89d5b                                                          |
| Storage Information       | Backup BMC FW Rev : 2.71.00000000                                                                                              |
| Current Users             | - Build ID : C6F89D5B<br>SDR Package Version : 0.34                                                                            |
|                           | Mgmt Engine (ME) FW Rev : 04.04.04.53                                                                                          |
|                           | Baseboard Serial Number :                                                                                                      |
|                           | Overall System Health : 🛑 🛑 🛑                                                                                                  |
|                           | Web Session Timeout                                                                                                            |
|                           |                                                                                                                                |
| Copyright © 2016-2021 - I | ntel Corporation. All Rights Reserved. Portions Copyright © 2016-2021 - Insyde Software Corp.                                  |

#### Figure 31. Integrated BMC Web Console – Main Console View

For setup and additional information about this utility, download the Intel<sup>®</sup> Integrated Baseboard Management Controller Web Console (Integrated BMC Web Console) User Guide.

#### 5.2.3 Redfish\* Support

The BMC currently supports version 1.7 and schema version 2019.1. DMTF's Redfish\* is a standard designed to deliver simple and secure management for converged, hybrid IT and the Software Defined Data Center (SDDC). Both human readable and machine capable, Redfish leverages common Internet and web services standards to expose information directly to the modern tool chain.

#### 5.2.4 IPMI 2.0 Support

The BMC is IPMI 2.0 compliant including support for Intel Dynamic Power Node Manager. IPMI defines a set of interfaces used by system administrators for out-of-band management of computer systems and monitoring of their operation.

#### 5.2.5 Out-of-Band BIOS / BMC Update and Configuration

The BMC supports Redfish schemas and embedded web console features that allow administrators to update the BMC, BIOS, Intel ME and SDR firmware. The BMC firmware also includes Power Supply and Back plan firmware. The BMC update will happen immediately and cause a BMC reset to occur at the end. The BIOS and Intel ME firmware is staged in the BMC and will be updated on the next reboot. The BMC also supports Redfish and embedded web console feature to view and modify BIOS settings. On each boot, BIOS provides all its settings and active value to the BMC to be displayed. BIOS also checks if any changes are requested and performs those changes.

#### 5.2.6 System Inventory

The BMC supports Redfish schemas and embedded web console pages to display system inventory. This inventory includes FRU information, CPU, Memory, NVMe, networking, and storage. When applicable, the firmware version will also be provided.

#### 5.2.7 Autonomous Debug Log

The BMC has a debug log that can be downloaded to facilitate support issues. This debug log can be downloaded from the embedded web console or via the Intel Server Configuration and Intel SDP Tool utilities. The debug log contains configuration data including SDR, SEL, BMC configuration, PCI configuration, power supply configuration and power supply black box data. The debug log also contains SMBIOS data and the POST codes from the last two system boots. Finally, when the system has a catastrophic error condition leading to a system shutdown, the BMC will hold the CPU in reset long enough to collect processor machine check registers, memory controller machine check registers, I/O global error registers, and other processor state information.

### 5.2.8 Security Features

The BMC contains several security features including OpenLDAP and Active Directory, security logs, ability to turn off any remote port, SSL certificate upload, VLAN support, and KCS control. The BMC also supports full user management with the ability to define password complexity rules. Each BMC release is given a security version number to prevent firmware downgrades from going to lower security versions. Intel provides a best practices security guide, available at

https://www.intel.com/content/www/us/en/support/articles/000055785/server-products.html

## 5.3 Advanced System Management Features

Purchasing an optional Advanced System Management product key (iPC ADVSYSMGMTKEY) unlocks the following advanced system management features:

- Virtual Media Image Redirection (HTML5 and Java)
- Virtual Media over network share and local folder
- Active Directory support

•

- Included single system license for Intel Data Center Manager (Intel DCM)
  - Intel Data Center Manager (Intel DCM) is a software solution that collects and analyzes the realtime health, power, and thermals of a variety of devices in data centers, helping to improve the efficiency and uptime. For more information, go to <u>https://www.intel.com/content/www/us/en/software/intel-dcm-product-detail.html</u>
  - Future Feature Additions Tentative availability Q4 2022
    - Full system firmware update including drives, memory, and RAID
    - Storage and network device monitoring
    - Out-of-band hardware RAID Management for latest Intel RAID cards

The Advanced System Management product key can be purchased and pre-loaded onto the system when ordering a fully integrated server system directly from Intel using its online Configure-to-Order (CTO) tool. Or, the Advanced System Management product key can be purchased separately and installed later. When purchasing the product key separately from the system, instructions will be provided on where to register the product key with Intel. A license file is then downloaded onto the system where the Integrated BMC Web Console or the Intel Server Configuration Utility are used to upload the key to the BMC firmware to unlock the advanced features.

#### 5.3.1 Virtual Media Image Redirection (HTML5 and Java)

The BMC supports media redirection of local folders and .IMG and .ISO image files. This redirection is supported in both HTML5 and Java remote console clients. When the user selects "Virtual Media over HTML5", a new web page will be displayed. This web page provides the user interface to select which type of source media (image file or file folder\*) to mount. The user interface then allows the user to select the desired media to make available to the server system. After the type and specific media are selected, the interface provides a mount/unmount interface so the user can connect the media to or disconnect the media

from the server system. Once connected, the selected image file or file folder is presented in the server system as standard removable media. This feature may be interacted within the normal fashion, based on the operating system running on the server system. The feature allows system administrators the ability to install software (including operating system installation), copy files, perform firmware updates, and so on from media on their remote workstation.

**Note:** The file folder share is presented to the server system as a UDF file system; the server system operating system must be able to interact with UDF file systems for this feature to be used with the operating system.

#### 5.3.2 Virtual Media over network share and local folder

In addition to supporting virtual media redirection from the remote workstation (see Section 5.3.1), the BMC also supports media redirection of file folders and .IMG and .ISO files hosted on a network file server accessible to the BMC network interface. The current version supports Samba shares (Microsoft\* Windows\* file shares). Future versions will add support for NFS shares. This virtual media redirection is more effective for mounting virtual media at scale, instead of processing all files from the workstation's drive through the HTML5 application and over the workstation's network. Each BMC makes a direct network file share connection to the file server and accesses files across that network share directly.

#### 5.3.3 Active Directory support

The BMC supports Active Directory. Active Directory (AD) is a directory service developed by Microsoft\* for Windows domain networks. This feature allows users to login to the web console or Redfish\* using an active directory username instead of local authentication. The feature allows administrators to only change passwords on this single domain account instead on every remote system.

## 5.4 Intel<sup>®</sup> Data Center Manager (Intel<sup>®</sup> DCM) Support

Intel DCM is a solution for out-of-band monitoring and managing the health, power, and thermals of servers and a variety of other types of devices.

What can you do with Intel DCM?

- Automate health monitoring
- Improve system manageability
- Simplify capacity planning
- Identify underutilized servers
- Measure energy use by device
- Pinpoint power/thermal issues
- Create power-aware job scheduling tasks
- Increase rack densities
- Set power policies and caps
- Improve data center thermal profile
- Optimize application power consumption
- Avoid expensive PDUs and smart power strips

For more information, go to

https://www.intel.com/content/www/us/en/software/intel-dcm-product-detail.html

**Note:** See Section 1.1 for references to the Intel<sup>®</sup> Data Center Manager (Intel<sup>®</sup> DCM) Product Brief and Intel<sup>®</sup> Data Center Manager (Intel<sup>®</sup> DCM) Console User Guide.

## 6. Server Board Connector / Header Pinout Definition

This chapter identifies the location and pinout for most connectors and headers on the server board. Information for some connectors and headers is found elsewhere in the document where the feature is described in more detail.

Pinout definition for the following server board connectors is only made available by obtaining the board schematics directly from Intel (NDA required).

- All riser slots
- OCP module mezzanine connector
- M.2 SSD connectors
- DIMM slots
- Processor sockets

**Note:** See Appendix F for a list of connectors / headers used on the server board. The appendix provides a list of manufacturers and part numbers.

## 6.1 Power Connectors

The server board includes several power connectors that are used to provide DC power to various devices.

#### 6.1.1 Main Power Connectors

Main server board power is supplied from two slot connectors that allow support for one or two CRPS type power supplies to dock directly to the server board. The connectors are labeled "MAIN PWR 1" and "MAIN PWR 2" on the server board as shown in the following figure. The server board provides no option to support power supplies with cable harnesses. In a redundant power supply configuration, a failed power supply module is hot-swappable. Table 14 provides the pinout for the "MAIN PWR 1" and "MAIN PWR 2" connectors. The connector manufacturer is Amphenol\* ICC (FCI). The manufacturer part number is 10035388-102LF.



Figure 32. "MAIN PWR 1" and "MAIN PWR 2" Connectors

# Table 14. Main Power (Slot 1) and Main Power (Slot 2) Connector Pinout ("MAIN PWR 1" and "MAIN PWR2")

| Pin #      | Signal Name                                             |
|------------|---------------------------------------------------------|
| B1         | GROUND                                                  |
| B2         | GROUND                                                  |
| B3         | GROUND                                                  |
| B4         | GROUND                                                  |
| B5         | GROUND                                                  |
| B6         | GROUND                                                  |
| B7         | GROUND                                                  |
| <b>B</b> 8 | GROUND                                                  |
| B9         | GROUND                                                  |
| B10        | P12V                                                    |
| B11        | P12V                                                    |
| B12        | P12V                                                    |
| B13        | P12V                                                    |
| B14        | P12V                                                    |
| B15        | P12V                                                    |
| B16        | P12V                                                    |
| B17        | P12V                                                    |
| B18        | P12V                                                    |
| B19        | P3V3_AUX: PD_PS1_FRU_A0                                 |
| B20        | P3V3_AUX: PD_PS1_FRU_A1                                 |
| B21        | P12V_STBY                                               |
| B22        | FM_PS_CR1                                               |
| B23        | P12V_SHARE                                              |
| B24        | TP_1_B24 (for MAIN PWR 1)<br>TP_2_B24 (for "MAIN PWR 2) |
| B25        | FM_PS_COMPATIBILITY_BUS                                 |

| Pin #     | Signal Name              |
|-----------|--------------------------|
| A1        | GROUND                   |
| A2        | GROUND                   |
| A3        | GROUND                   |
| A4        | GROUND                   |
| A5        | GROUND                   |
| A6        | GROUND                   |
| A7        | GROUND                   |
| <b>A8</b> | GROUND                   |
| A9        | GROUND                   |
| A10       | P12V                     |
| A11       | P12V                     |
| A12       | P12V                     |
| A13       | P12V                     |
| A14       | P12V                     |
| A15       | P12V                     |
| A16       | P12V                     |
| A17       | P12V                     |
| A18       | P12V                     |
| A19       | SMB_PMBUS_DATA_R         |
| A20       | SMB_PMBUS_CLK_R          |
| A21       | FM_PS_EN_PSU_N           |
| A22       | IRQ_SML1_PMBUS_ALERTR2_N |
| A23       | ISENSE_P12V_SENSE_RTN    |
| A24       | ISENSE_P12V_SENSE        |
| A25       | PWRGD_PS_PWROK           |

#### 6.1.2 Hot Swap Backplane (HSBP) Power Connector

The server board includes one white 2x6-pin power connector that, when cabled, provides power for hot swap backplanes. The connector is shown in the following figure. Table 15 provides the connector pinout. On the server board, this connector is labeled "HSBP PWR". The connector manufacturer is Foxconn\* Interconnect Technology Limited. The manufacturer part number is HM3506E-HP1.



Figure 33. Hot Swap Backplane Power Connector

| Table 15. Hot Swa  | n Backplane Po  | wer Connector Pinout | ("HSBP PWR") |
|--------------------|-----------------|----------------------|--------------|
| 14510 1511101 5114 | p Duchplane i O | wer connector i mout |              |

| Pin # | Signal Name |
|-------|-------------|
| 1     | GND         |
| 2     | GND         |
| 3     | GND         |
| 4     | GND         |
| 5     | GND         |
| 6     | GND         |

| Pin # | Signal Name |
|-------|-------------|
| 7     | P12V_240VA3 |
| 8     | P12V_240VA3 |
| 9     | P12V_240VA2 |
| 10    | P12V_240VA2 |
| 11    | P12V_240VA1 |
| 12    | P12V_240VA1 |

#### 6.1.3 Optional 12-V Power Connectors

The server board includes five 2x2-pin power connectors labeled "OPT\_12V\_PWR". The connectors provide supplemental 12 V power-out to high-power PCIe x16 add-in cards that have power requirements that exceed the 75 W maximum power supplied by the riser card slot. These connectors are identified in the following figure. Table 16 provides the pinout for the connectors.

A cable from the connectors may be routed to a power-in connector on the given add-in card. Maximum power draw for each connector is 225 W. Maximum power is also limited by available power provided by the power supply and the total power draw of the given system configuration. A power budget calculation for the complete system should be performed to determine how much supplemental power is available to support any high-power add-in cards. The connector manufacturer is Foxconn\* Interconnect Technology Limited. The manufacturer part number is HM3502E-HS7.



Figure 34. Riser Slot Auxiliary Power Connectors

| Pin # | Signal Name |
|-------|-------------|
| 1     | GROUND      |
| 2     | GROUND      |
| 3     | P12V        |
| 4     | P12V        |

#### **Table 16. Riser Slot Auxiliary Power Connector Pinout**

#### 6.1.4 Peripheral Power Connector

The server board includes one 6-pin power connector intended to provide power for peripheral devices such as solid state devices (SSDs). The power connector supports 3.3, 5, 12 volts. On the server board, this connector is labeled "Peripheral\_PWR". See the following figure for the location of the connector. The following table provides the pinout. The connector manufacturer is Foxconn\* Interconnect Technology Limited. The manufacturer part number is HM3502E-HS7.



Figure 35. Peripheral Power Connector

| Pin # | Signal Name |
|-------|-------------|
| 1     | P5V         |
| 2     | P5V         |
| 3     | GROUND      |
| 4     | P12V        |
| 5     | P3V3        |
| 6     | GROUND      |

#### Table 17. Peripheral Drive Power Connector Pinout

## 6.2 Front USB 3.0/2.0 Panel Header and Front Control Panel Header

The server board includes two headers that provide various front panel options. This section provides the location and pinout for each header. The headers shown in the figure are the same type. The header manufacturer is Hirose Electric\* Company (U.S.A.) Incorporated. The manufacturer part number is FH34SRJ-26S-0.5SH.



Figure 36. Front Panel Header and Front Control Panel Header

#### 6.2.1 Front USB 3.0/2.0 Panel Header

The Front USB 3.0/2.0 Panel header is 26-pins. The following table provides the pinout.

| Pin # | Signal Name |
|-------|-------------|
| 1     | P5V_USB3_FP |
| 2     | P5V_USB3_FP |
| 3     | P5V_USB3_FP |
| 4     | P5V_USB3_FP |
| 5     | P5V_USB3_FP |
| 6     | P5V_USB3_FP |
| 7     | P5V_FB_SB   |
| 8     | Ground      |
| 9     | Ground      |
| 10    | Ground      |
| 11    | Ground      |
| 12    | Ground      |
| 13    | Ground      |

| Table 18. Front USB 3.0/2.0 Panel Header Pinout |  |
|-------------------------------------------------|--|
|                                                 |  |

| Pin # | Signal Name       |  |  |  |
|-------|-------------------|--|--|--|
| 14    | Ground            |  |  |  |
| 15    | USB3_BUFF_P01_RXN |  |  |  |
| 16    | USB3_BUFF_P01_RXP |  |  |  |
| 17    | Ground            |  |  |  |
| 18    | USB3_BUFF_P01_TXN |  |  |  |
| 19    | USB3_BUFF_P01_TXP |  |  |  |
| 20    | Ground            |  |  |  |
| 21    | USB2_BUFF_P11_DN  |  |  |  |
| 22    | USB2_BUFF_P11_DP  |  |  |  |
| 23    | Ground            |  |  |  |
| 24    | USB2_BUFF_P13_DN  |  |  |  |
| 25    | USB2_BUFF_P13_DP  |  |  |  |
| 26    | Ground            |  |  |  |

#### 6.2.2 Front Control Panel Header Pinout

The Front Control Panel header is 26 pins. The following table provides the pinout.

Table 19. Front Control Panel Header Pinout

| Pin # | Signal Name         | Pin # |
|-------|---------------------|-------|
| 1     | GND                 | 14    |
| 2     | GND                 | 15    |
| 3     | NIC2_LINK_ACT_LED_N | 16    |
| 4     | NIC2_SPEED_LED_N    | 17    |
| 5     | NMI_BTN_N           | 18    |
| 6     | SPARE               | 19    |
| 7     | CHASSIS_INTRUSSION  | 20    |
| 8     | ID_BTN_N            | 21    |
| 9     | GND                 | 22    |
| 10    | SMB_SCL             | 23    |
| 11    | SMB_SDA             | 24    |
| 12    | RST_BTN_N           | 25    |
| 13    | NIC1_LINK_ACT_LED_N | 26    |

| Pin # | Signal Name      |
|-------|------------------|
| 14    | GND              |
| 15    | NIC1_SPEED_LED_N |
| 16    | PWR_BTN_N        |
| 17    | HDD_ACT_N        |
| 18    | STATUS_LED_A_N   |
| 19    | STATUS_LED_G_N   |
| 20    | P3V3             |
| 21    | ID_LED_N         |
| 22    | PWR_LED_N        |
| 23    | P5V_AUX          |
| 24    | SPARE            |
| 25    | P3V3_AUX         |
| 26    | P3V3_AUX         |

## 6.3 Serial Port B Header

Serial Port B is provided through an internal DH-10 header labeled "Serial\_B" on the server board. This header adheres to the DTK pinout specification. The header location is shown in Figure 37 and the pinout is provided in Table 20. The Serial Port B header manufacturer is Wieson\* Technologies Company Limited. The manufacturer part number is G2120C888-019H.



Figure 37. Serial Port B Header (internal)

Table 20. Serial Port B Header Pinout

| Pin# | Signal Name | Pin# | Signal Name |
|------|-------------|------|-------------|
| 1    | DCD         | 2    | DSR         |
| 3    | SIN         | 4    | RTS         |
| 5    | SOUT        | 6    | CTS         |
| 7    | DTR         | 8    | RI          |
| 9    | GROUND      |      | KEY         |

## 6.4 I<sup>2</sup>C Connectors

The server board contains two I<sup>2</sup>C connectors. The header locations are shown in Figure 38 and the pinout is provided in Table 21. The I<sup>2</sup>C header manufacturer is Wieson\* Technologies Company Limited. The manufacturer part number is A2506WV-05P.



Figure 38. I<sup>2</sup>C Connectors

| Pin #         | Signal Name |  |  |
|---------------|-------------|--|--|
| 1             | SMB_3V3_DAT |  |  |
| 2 GND         |             |  |  |
| 3 SMB_3V3_CLK |             |  |  |
| 4             | SMB_ADD0    |  |  |
| 5             | SMB_ADD1    |  |  |

#### Table 21. I<sup>2</sup>C cable Connector Pinout

## 6.5 Fan Connectors

This section provides pinouts for the system fan connectors and CPU fan connectors.

#### 6.5.1 System Fan Connectors

The Intel Server Board M50CYP2SB1U and M50CYP2SBSTD have eight 8-pin fan connectors labeled "SYS\_FAN #", where # is 1 through 8. following figure and table show the pinout of the 8-pin fan connector. The maximum power drawn by each 8-pin fan connector is 70 W. The 8-pin fan connector manufacturer is Foxconn Interconnect Technology Limited. The manufacturer part number is HLH2047-LF00D-4H. The



Figure 39. 8-Pin Fan Connector - Intel® Server Board M50CYP2SBSTD and M50CYP2SB1U

| Table 22. 8-Pin Fan | <b>Connector Pinout – Intel®</b> | Server Board M50CYP | 2SBSTD and M50CYP2SB1U |
|---------------------|----------------------------------|---------------------|------------------------|
|                     |                                  |                     |                        |

| Pin # | Signal Name | Pin # | Signal Name              |
|-------|-------------|-------|--------------------------|
| 8     | FAN PRSNT   | 7     | GROUND                   |
| 6     | GROUND      | 5     | Fan Tachometer 1 (Sense) |
| 4     | P12V FAN    | 3     | P12V FAN                 |
| 2     | FAN PWM     | 1     | Fan Tachometer 2 (Sense) |

In addition to the fan connectors shown above, the Intel Server Board M50CYP2SBSTD has six 6-pin fan connectors labeled "SYS\_FAN #", where # is 1 through 6. The following figure and table show the pinout of the 6-pin fan connector. The maximum power drawn by each 6-pin fan connector is 50.4 W. The 6-pin fan connector manufacturer is Lotes\* Company. The manufacturer part number is ABA-WAF-050-Y37.



Figure 40. 6-Pin Fan Connector – Intel® Server Board M50CYP2SBSTD

Table 23. 6-Pin Fan Pinout – Intel<sup>®</sup> Server Board M50CYP2SBSTD

| Pin # | Signal Name   | Pin # | Signal Name   |
|-------|---------------|-------|---------------|
| 6     | LED FAN FAULT | 5     | SYS FAN PRSNT |
| 4     | FAN PWM       | 3     | FAN TACH      |
| 2     | P12V FAN      | 1     | GROUND        |

#### 6.5.2 CPU Fan Connectors

The server board has two 4-pin CPU fan connectors: one for CPU 0 and one for CPU 1. The connector manufacturer is Foxconn Interconnect Technology Limited. The manufacturer part number is HF2704E-M1.



## 6.6 PCIe\* SlimSAS\* Connector

To support PCIe NVMe SSDs, the server board includes eight PCIe SlimSAS connectors. PCIe lanes from each CPU are routed to a bank of four connectors labeled "CPU 0 PCIe Ports A-D" and "CPU1 PCIe Ports A-D". Each SlimSAS connector supports x4 PCIe lanes. The following tables provide the pinout for each PCIe SlimSAS connector. The connector manufacturer is Amphenol\* ICC (FCI). The manufacturer part number is U10DH3825002T.



Figure 42. PCIe\* SlimSAS\* Connectors

| Table 25. PCIe* | SlimSAS* | <b>Connector A</b> | Pinout ( | (CPU 0 and CPU 1) |
|-----------------|----------|--------------------|----------|-------------------|
|                 | 54115745 | connector /        | 1 mout   |                   |

| Pin # | Signal Name |
|-------|-------------|
| A1    | GND         |
| A2    | PERp<0>     |
| A3    | PERn<0>     |
| A4    | GND         |
| A5    | PERp<1>     |
| A6    | PERn<1>     |
| A7    | GND         |
| A8    | BP_TYPE     |
| A9    | SSD_ID0     |
| A10   | GND         |
| A11   | CLK_100M_P  |
| A12   | CLK_100M_N  |
| A13   | GND         |
| A14   | PERp<2>     |
| A15   | PERn<2>     |
| A16   | GND         |
| A17   | PERp<3>     |
| A18   | PERn<3>     |
| A19   | GND         |

| Pin # | Signal Name  |
|-------|--------------|
| B1    | GND          |
| B2    | PETp<0>      |
| B3    | PETn<0>      |
| B4    | GND          |
| B5    | PETp<1>      |
| B6    | PETn<1>      |
| B7    | GND          |
| B8    | HP_SMB_CLK   |
| B9    | HP_SMB_DAT   |
| B10   | GND          |
| B11   | PE_RST#      |
| B12   | SSD0_PRSNT_N |
| B13   | GND          |
| B14   | PETp<2>      |
| B15   | PETn<2>      |
| B16   | GND          |
| B17   | PETp<3>      |
| B18   | PETn<3>      |
| B19   | GND          |

| Table 26. PCIe* | SlimSAS* | <b>Connector B Pin</b> | out (CPU 0 and | CPU 1) |
|-----------------|----------|------------------------|----------------|--------|
|                 | 01110/10 | Connector D i m        |                |        |

| Pin # | Signal Name |
|-------|-------------|
| A1    | GND         |
| A2    | PERp<4>     |
| A3    | PERn<4>     |
| A4    | GND         |
| A5    | PERp<5>     |
| A6    | PERn<5>     |
| A7    | GND         |
| A8    | BP_TYPE     |
| A9    | SSD_ID1     |
| A10   | GND         |
| A11   | CLK_100M_P  |
| A12   | CLK_100M_N  |
| A13   | GND         |
| A14   | PERp<6>     |
| A15   | PERn<6>     |
| A16   | GND         |
| A17   | PERp<7>     |
| A18   | PERn<7>     |
| A19   | GND         |

|       | •                     |
|-------|-----------------------|
| Pin # | Signal Name           |
| B1    | GND                   |
| B2    | PETp<4>               |
| B3    | PETn<4>               |
| B4    | GND                   |
| B5    | PETp<5>               |
| B6    | PETn<5>               |
| B7    | GND                   |
| B8    | SMB_ALERT_N           |
| В9    | CPU 0: FM_SASM_CPU0_N |
| D9    | CPU 1: RSVD           |
| B10   | GND                   |
| B11   | PE_RST#               |
| B12   | SSD1_PRSNT_N          |
| B13   | GND                   |
| B14   | PETp<6>               |
| B15   | PETn<6>               |
| B16   | GND                   |
| B17   | PETp<7>               |
| B18   | PETn<7>               |
| B19   | GND                   |
|       |                       |

| Table 27. PCIe* SlimS | AS* Connector C Pinout | (CPU 0 and CPU 1) |
|-----------------------|------------------------|-------------------|
|                       |                        |                   |

| Pin # | Signal Name | I |
|-------|-------------|---|
| A1    | GND         |   |
| A2    | PERp<0>     |   |
| A3    | PERn<0>     |   |
| A4    | GND         |   |
| A5    | PERp<1>     |   |
| A6    | PERn<1>     |   |
| A7    | GND         |   |
| A8    | BP_TYPE     |   |
| A9    | SSD_ID2     |   |
| A10   | GND         |   |
| A11   | CLK_100M_P  |   |
| A12   | CLK_100M_N  |   |
| A13   | GND         |   |
| A14   | PERp<2>     |   |
| A15   | PERn<2>     |   |
| A16   | GND         |   |
| A17   | PERp<3>     |   |
| A18   | PERn<3>     |   |
| A19   | GND         |   |

| Pin # | Signal Name  |
|-------|--------------|
| B1    | GND          |
| B2    | PETp<0>      |
| B3    | PETn<0>      |
| B4    | GND          |
| B5    | PETp<1>      |
| B6    | PETn<1>      |
| B7    | GND          |
| B8    | HP_SMB_CLK   |
| B9    | HP_SMB_DAT   |
| B10   | GND          |
| B11   | PE_RST#      |
| B12   | SSD2_PRSNT_N |
| B13   | GND          |
| B14   | PETp<2>      |
| B15   | PETn<2>      |
| B16   | GND          |
| B17   | PETp<3>      |
| B18   | PETn<3>      |
| B19   | GND          |
|       |              |

| Table 28. PCIe* SlimS | AS* Connector D | <b>Pinout (CPU</b> | 0 and CPU 1) |
|-----------------------|-----------------|--------------------|--------------|
|                       |                 | i mout (ci o       |              |

| Pin # | Signal Name |
|-------|-------------|
| A1    | GND         |
| A2    | PERp<4>     |
| A3    | PERn<4>     |
| A4    | GND         |
| A5    | PERp<5>     |
| A6    | PERn<5>     |
| A7    | GND         |
| A8    | BP_TYPE     |
| A9    | SSD_ID3     |
| A10   | GND         |
| A11   | CLK_100M_P  |
| A12   | CLK_100M_N  |
| A13   | GND         |
| A14   | PERp<6>     |
| A15   | PERn<6>     |
| A16   | GND         |
| A17   | PERp<7>     |
| A18   | PERn<7>     |
| A19   | GND         |

| Pin # | Signal Name           |  |
|-------|-----------------------|--|
| B1    | GND                   |  |
| B2    | PETp<4>               |  |
| B3    | PETn<4>               |  |
| B4    | GND                   |  |
| B5    | PETp<5>               |  |
| B6    | PETn<5>               |  |
| B7    | GND                   |  |
| B8    | SMB_ALERT_N           |  |
| B9    | CPU 0: RSVD           |  |
|       | CPU 1: FM_SASM_CPU1_N |  |
| B10   | GND                   |  |
| B11   | PE_RST#               |  |
| B12   | SSD3_PRSNT_N          |  |
| B13   | GND                   |  |
| B14   | PETp<6>               |  |
| B15   | PETn<6>               |  |
| B16   | GND                   |  |
| B17   | PETp<7>               |  |
| B18   | PETn<7>               |  |
| B19   | GND                   |  |
|       |                       |  |

# 7. PCI Express\* (PCIe\*) Support

This chapter provides information on the Intel Server Board M50CYP2SB PCI Express (PCIe) support. The PCIe interfaces supporting riser slots and server board PCIe SlimSAS connectors are fully compliant with the *PCIe Base Specification, Revision 4.0* supporting the following PCIe bit rates: 4.0 (16 GT/s), 3.0 (8.0 GT/s), 2.0 (5.0 GT/s), and 1.0 (2.5 GT/s).

The following table provides the processor/chipset port routing for PCIe-based server board connectors including OCP connector, PCIe SlimSAS connectors, and riser card slots. The interfaces supporting M2 connectors are fully compliant with the *PCIe Base Specification, Revision 3.0* supporting the following PCIe bit rates: 3.0 (8.0 GT/s), 2.0 (5.0 GT/s), and 1.0 (2.5 GT/s).

| Host        | Port       | Width                      | Gen. | Usage                                 |
|-------------|------------|----------------------------|------|---------------------------------------|
|             | Port 0A–0D | x16                        | 4.0  | OCP* Adapter Mezzanine connector      |
|             | Port 1A–1D | x16                        | 4.0  | Riser Slot #1 [15:0]                  |
| CPU 0       | Port 2A–2D | x16                        | 4.0  | Riser Slot #1 [31:16]                 |
|             | Port 3A–3D | x16                        | 4.0  | Server board PCIe* SlimSAS connectors |
|             | DMI3       | x4                         | 3.0  | PCH chipset                           |
|             | Port 0A–0D | x16                        | 4.0  | Riser Slot #3 [15:0]                  |
| 60114       | Port 1A–1D | x16                        | 4.0  | Riser Slot #2 [31:16]                 |
| CPU 1       | Port 2A–2D | x16                        | 4.0  | Riser Slot #2 [15:0]                  |
|             | Port 3A–3D | x16                        | 4.0  | Server board PCIe SlimSAS connectors  |
|             |            | M.2 Connector- SATA / PCIe |      |                                       |
| PCH chipset | Port 8–11  | x4                         | 3.0  | M.2 Connector- SATA / PCle            |

#### Table 29. Processor / Chipset PCIe\* Port Routing

# 7.1 PCIe\* Enumeration and Allocation

The BIOS assigns PCIe bus numbers in a depth-first hierarchy, in accordance with the *PCIe Local Specification, Revision 4.0.* The bus number is incremented when the BIOS encounters a PCI-PCI bridge device.

Scanning continues on the secondary side of the bridge until all subordinate buses are assigned numbers. PCI bus number assignments may vary from boot to boot with varying presence of PCI devices with PCI-PCI bridges.

If a bridge device with a single bus behind it is inserted into a PCIe bus, all subsequent PCIe bus numbers below the current bus are increased by one. The bus assignments occur once, early in the BIOS boot process, and never change during the pre-boot phase.

# 7.2 PCIe\* Riser Card Support

The server board provides three riser card slots identified as: Riser Slot #1, Riser Slot #2, and Riser Slot #3. The PCIe bus lanes for Riser Slot #1 are supported by CPU 0. The PCIe bus lanes for Riser Slot #2 and Riser Slot #3 are supported by CPU 1.

**Note:** The riser card slots are specifically designed to support riser cards only. Attempting to install a PCIe add-in card directly into a riser card slot on the server board may damage the server board, the add-in card, or both.

Note: A dual processor configuration is required when using Riser Slot #2 and Riser Slot #3.

## 7.3 PCIe\* Interposer Riser Slot (Intel<sup>®</sup> Server Board M50CYP2SB1U Only)

The PCIe Interposer Riser Slot and PCIe interposer riser card provide additional add-in card support for the server system. The PCIe interposer riser card shown in the following figure is an accessory option supported by the PCIe Interposer Riser Slot.

This card has one PCIe add-in card slot (x8 electrical, x8 mechanical) labeled "Slot1\_PCIe\_x8" that supports one low profile, half length, single-width add-in card.

The PCIe interposer riser card also has one x8 PCIe NVMe SlimSAS connector labeled "PCIe\_Interposer\_Cable\_Connector".



Figure 43. PCIe\* Interposer Riser Card

#### Table 30. PCIe\* Interposer Riser Card Connector Description

| Connector                       | Description                                           |  |  |
|---------------------------------|-------------------------------------------------------|--|--|
| Slot1_PCle_x8                   | CPU 1 – Ports 1A–1B<br>(x8 electrical, x8 mechanical) |  |  |
| PCIe_Interposer_Cable_Connector | CPU 1 – Ports 1A–1B<br>(x8 electrical, x8 mechanical) |  |  |

| Table 31. PCIe* I | nterposer Riser | Slot Pinout |
|-------------------|-----------------|-------------|
|-------------------|-----------------|-------------|

| Pin # | PCIe* Signal (from<br>processor perspective) | Pin # | PCIe* Signal (from<br>processor perspective) |
|-------|----------------------------------------------|-------|----------------------------------------------|
| A1    | GND                                          | B1    | GND                                          |
| A2    | Spare                                        | B2    | Spare                                        |
| A3    | Spare                                        | B3    | Spare                                        |
| A4    | GND                                          | B4    | GND                                          |
| A5    | 12V                                          | B5    | 12V                                          |
| A6    | 12V                                          | B6    | 12V                                          |

| Pin # | PCIe* Signal (from<br>processor perspective) | Pin # | PCIe* Signal (from<br>processor perspective) |
|-------|----------------------------------------------|-------|----------------------------------------------|
| A7    | GND                                          | B7    | GND                                          |
| A8    | 12V                                          | B8    | 12V                                          |
| A9    | 12V                                          | B9    | 12V                                          |
| A10   | GND                                          | B10   | GND                                          |
| A11   | 3.3VAUX                                      | B11   | Spare                                        |
| A12   | 3.3V PWRGD                                   | B12   | Spare                                        |
| A13   | GND                                          | B13   | GND                                          |
| A14   | SMBus Clock                                  | B14   | Spare                                        |
| A15   | SMBus Data                                   | B15   | Spare                                        |
| A16   | GND                                          | B16   | GND                                          |
| A17   | FRU/Temp ADDR [I]                            | B17   | PERST_N                                      |
| A18   | PWRBRK_N                                     | B18   | PE_WAKE_N                                    |
| A19   | GND                                          | B19   | GND                                          |
| A20   | REFCLK_TOP_P                                 | B20   | Riser ID[0]                                  |
| A21   | REFCLK_TOP_N                                 | B21   | Riser ID[1]                                  |
| A22   | GND                                          | B22   | GND                                          |
| A23   | Spare                                        | B23   | SYS_THROTTLE_N                               |
| A24   | Spare                                        | B24   | MUX_RST_N                                    |
| A25   | GND                                          | B25   | GND                                          |
| A26   | Spare                                        | B26   | Spare                                        |
| A27   | Spare                                        | B27   | Spare                                        |
| A28   | GND                                          | B28   | GND                                          |

#### Intel® Server Board M50CYP2SB Technical Product Specification

#### 7.3.1 PCIe\* Interposer Riser Card Usage in an Intel<sup>®</sup> Server System M50CYP1UR

The PCIe Interposer card's functionality depends on the PCIe riser card in Riser Slot #2. The x8 PCIe data lanes used by the PCIe add-in card slot are routed by an interface cable from Intel PCIe riser card (accessory option) plugged into Riser Slot #2. To use the interposer card, the PCIe x8 SlimSAS connector on the PCIe interposer riser card must be connected to the x8 PCIe SlimSAS connector (PCIe\_SSD\_0-1) on the PCIe SlimSAS riser card for Riser Slot #2 using the PCIe interposer cable as shown in Figure 45. The Intel accessory kit CYP1URISER2KIT includes:

- PCIe interposer riser card
- PCIe SlimSAS riser card for Riser Slot #2
- PCIe interposer cable



Figure 44. PCIe\* NVMe\* Riser Card for Riser Slot #2

**Note:** The PCIe\_SSD\_0–1 connector only supports the PCIe Interposer cable. This connector does not support front drive bay connectivity.

| ruble 52.1 ele Wille Riser euro connector bescription |                                                         |  |  |
|-------------------------------------------------------|---------------------------------------------------------|--|--|
| Connector                                             | Description                                             |  |  |
| Slot1_PCIe_x16                                        | CPU 1 – Ports 2A–2D<br>(x16 electrical, x16 mechanical) |  |  |
| PCle_SSD_0-1                                          | CPU 1 – Ports 1A–1B<br>(x8 electrical, x8 mechanical)   |  |  |

#### Table 32. PCIe\* NVMe\* Riser Card Connector Description

**Note:** The PCIe Interposer cable must not be completely inserted into the cable clip to ensure that the cable does not pull on the riser cards. Place the cable at the mouth of the clip as shown in the following figure.



Figure 45. PCIe\* Interposer Riser Card to PCIe\* NVMe\* Riser Card Connectivity

# 8. Storage Support

The server boards provide storage options not available on previous server board generations.

The server board supports up to two server board mounted M.2 PCIe/SATA SSDs. The server board Mini-SAS HD (SFF-8643) connectors provide SATA SSD storage support.

The server board also provides various Non-Volatile Memory Express (NVMe\*) storage options. NVMe is an optimized, high-performance scalable storage interface designed to address the needs of enterprise systems that use PCIe-based solid-state storage, providing efficient access to non-volatile memory storage devices. The NVMe technology allows Intel server boards to take advantage of the levels of parallelism possible in modern SSDs.

Additional Intel VROC NVMe and Intel VROC SATA capabilities are available. The server boards support Intel VROC 7.5.

Support for different storage options varies depending on the configuration and/or available accessory options installed. This chapter provides an overview of server board storage support.

# 8.1 Server Board SATA Support

The server board uses two chipset-embedded AHCI SATA controllers, identified as "SATA" and "sSATA". The AHCI sSATA controller supports up to two 6 GB/s SATA III ports (sSATA 1 and sSATA 2) using two M.2 SSD connectors. The AHCI SATA controller supports up to eight 6 GB/s SATA III ports on the server board. The following table describes the SATA and sSATA feature support.

| Feature                                                                                                                                                                                         | Description                                                                                                                                          | AHCI Mode | RAID Mode<br>Intel® VROC<br>(SATA RAID) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------|
| Native Command<br>Queuing (NCQ)                                                                                                                                                                 | Allows the device to reorder commands for more efficient data transfers                                                                              | Supported | Supported                               |
| Auto Activate for direct memory access (DMA)                                                                                                                                                    | Collapses a DMA Setup, then DMA Activate sequence into a DMA Setup only                                                                              | Supported | Supported                               |
| Hot Plug Support<br>(U.2 Drives Only)                                                                                                                                                           | Allows for device detection without power being applied<br>and ability to connect and disconnect devices without prior<br>notification to the system | Supported | Supported                               |
| Asynchronous Signal<br>Recovery                                                                                                                                                                 | Provides a recovery from a loss of signal or establishing communication after hot plug                                                               | Supported | Supported                               |
| 6 Gb/s Transfer Rate                                                                                                                                                                            | Capable of data transfers up to 6 Gb/s                                                                                                               | Supported | Supported                               |
| ATAPI Asynchronous<br>Notification                                                                                                                                                              | A mechanism for a device to send a notification to the host that the device requires attention                                                       | Supported | Supported                               |
| Host and Link Initiated<br>Power ManagementCapability for the host controller or device to request Partial<br>and Slumber interface power states                                                |                                                                                                                                                      | Supported | Supported                               |
| Staggered Spin-Up                                                                                                                                                                               | taggered Spin-Up Enables the host the ability to spin up hard drives sequentially to prevent power load problems on boot                             |           | Supported                               |
| Command Completion<br>CoalescingReduces interrupt and completion overhead by allowing a<br>specified number of commands to complete and then<br>generating an interrupt to process the commands |                                                                                                                                                      | Supported | N/A                                     |

#### Table 33. SATA and sSATA Controller Feature Support

The SATA controller and the sSATA controller can be independently enabled to function in AHCI mode, enabled to function in RAID mode or disabled. These controllers can be independently configured through the BIOS Setup utility under the **Advanced > Mass Storage Controller Configuration** menu screen.

### 8.1.1 SATA Support Through Mini-SAS HD Connectors

The eight SATA ports on the server board are as follows:

- Four ports from the Mini-SAS HD (SFF-8643) connector labeled "SATA\_0-3" on the server board
- Four ports from the Mini-SAS HD (SFF-8643) connector labeled "SATA\_4–7" on the server board

The following figure shows the SATA (0–3) and SATA (4–7) connectors on the server board.



Figure 46. SATA Ports on Server Board

### 8.1.2 SATA Support Through M.2 Connectors

#### Refer to Section 8.2.

### 8.1.3 Staggered Disk Spin-Up

A high density of hard drives can be attached to the Intel C621A PCH chipset onboard AHCI SATA controller and sSATA controller. The combined startup power demand surge for all attached hard drives at once can be much higher than the normal running power requirements. This situation could require more power for startup than for normal operations.

To mitigate this condition and lessen the peak power demand during system startup, both the AHCI SATA Controller and the sSATA Controller implement a Staggered Spin-Up capability for the attached drives. This means that the drives are started separately, with a certain delay between disk drives starting.

For the server board SATA controller, staggered spin-up is an option – **AHCI HDD Staggered Spin-Up** – in the Mass Storage Controller Configuration screen found in the BIOS Setup utility.

### 8.1.4 Intel<sup>®</sup> Virtual RAID on Chip (Intel<sup>®</sup> VROC) for SATA

By default, server board RAID options are disabled in BIOS Setup. To enable server board RAID support, access the BIOS Setup utility during POST. The server board RAID options can be found under the **sSATA Controller** or **SATA Controller** options that are under the following BIOS Setup menu: **Advanced** > **Mass Storage Controller Configuration**.

|                                                                                                                                | sSATA Controller (Port 0 - !                                                                                      | 5)                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sSATA Controller Configuration<br>AHCI Capable sSATA Controller<br>sSATA HDD Staggered Spin-Up<br>sSATA Port 1<br>sSATA Port 2 | Controller is disabled<br>AHCI<br>(Disabled)<br>INot Installed<br>INot Installed<br>Disabled<br>AHCI<br>RAID Mode | - AHCI enables the Advanced<br>Host Controller Interface,<br>which provides Enhanced SATA<br>functionality.<br>- RAID Mode provides host<br>based RAID support on the<br>onboard SATA ports. |
|                                                                                                                                | Enter>=Complete Entry<br>yht (c) 2006-2020, Intel Cory                                                            |                                                                                                                                                                                              |

Figure 47. BIOS Setup Mass Storage Controller Configuration Screen

**Note:** RAID partitions created using Intel VROC 7.5 cannot span across the two embedded SATA controllers. Only drives attached to a common SATA controller can be included in a RAID partition.

Intel VROC 7.5 offers several options for RAID to meet the needs of the end user. AHCI support provides higher performance and alleviates disk bottlenecks by taking advantage of the independent DMA engines that each SATA port offers in the PCH chipset. Supported RAID levels include 0, 1, 5, and 10.

- **RAID 0** Uses striping to provide high data throughput, especially for large files in an environment that does not require fault tolerance.
- **RAID 1** Uses mirroring so that data written to one disk drive simultaneously writes to another disk drive. This action is good for small databases or other applications that require small capacity but complete data redundancy.
- **RAID 5** Uses disk striping and parity data across all drives (distributed parity) to provide high data throughput, especially for small random access.
- **RAID 10** A combination of RAID 0 and RAID 1, consists of striped data across mirrored spans. It provides high data throughput and complete data redundancy but uses a larger number of spans.

By using Intel VROC 7.5, there is no loss of PCIe resources or add-in card slot. Intel VROC 7.5 functionality requires the following:

- The embedded RAID option must be enabled in BIOS Setup.
- Intel VROC 7.5 option must be selected in BIOS Setup.
- Intel VROC 7.5 drivers must be loaded for the installed operating system.
- At least two SATA drives needed to support RAID levels 0 or 1.
- At least three SATA drives needed to support RAID level 5.
- At least four SATA drives needed to support RAID level 10.
- NVMe SSDs and SATA drives must not be mixed within a single RAID volume.

With Intel VROC 7.5 software RAID enabled, the following features are made available:

- A boot-time, pre-operating-system environment, text-mode user interface that allows the user to manage the RAID configuration in the system. Its feature set is kept simple to keep size to a minimum but allows the user to create and delete RAID volumes and select recovery options when problems occur. The user interface can be accessed by pressing **<CTRL-I>** during system POST.
- Boot support when using a RAID volume as a boot disk. It does this by providing Int13 services when a RAID volume needs to be accessed by MS-DOS applications (such as NT loader: NTLDR) and by exporting the RAID volumes to the system BIOS for selection in the boot order.
- At each boot-up, a status of the RAID volumes provided to the user.

# 8.2 M.2 SSD Storage Support

The server board includes two M.2 SSD connectors as shown in the following figure. The connectors are labeled "M2\_x4PCIE/SSATA\_1 (port 0)" and "M2\_x4PCIE/SSATA\_2 (port 1)" on the board. Each M.2 slot supports a PCIe NVMe or SATA drive that conforms to a 22110 (110 mm) or 2280 (80 mm) form factor.

Each M.2 slot is connected to four PCIe lanes from the chipset's embedded controller. The M.2 NVMe drives can be combined into a VROC RAID volume.



Figure 48. M.2 Module Connector Location

## 8.3 NVMe\* Storage Support

Non-Volatile Memory Express (NVMe) is an optimized, high-performance scalable storage interface designed to address the needs of enterprise systems that use PCIe-based solid-state storage. NVMe provides efficient access to non-volatile memory storage devices. The NVMe technology allows Intel server boards to take advantage of the levels of parallelism possible in modern SSDs.

### 8.3.1 PCIe\* SlimSAS\* Support

SlimSAS is a next generation ultra-high-speed interconnect solution for server boards and storage devices. They offer superior signal integrity performance over standard Mini-SAS HD connectors. The SlimSAS connectors are compliant with T10/Serial attached SCSI (SAS-4) standard.

The server board includes eight x4 PCIe SlimSAS connectors. These connectors can be used to connect the server board to NVMe drives. PCIe lanes from CPU 0 and CPU 1 are each routed to four PCIe SlimSAS connectors. See the following figure. The CPU 0 PCIe SlimSAS connectors are labeled "CPU0\_PCIe\*\_PortA" through "CPU0\_PCIe\*\_PortD" on the server board. The CPU 1 PCIe SlimSAS connectors are labeled "CPU1\_PCIe\*\_PortA" through "CPU1\_PCIe\*\_PortD" on the server board.



Figure 49. PCIe\* SlimSAS\* Connectors

The following table provides the PCIe port routing information for the server board PCIe SlimSAS connectors.

| Host    | CPU Port | Routed to SlimSAS* Connector |
|---------|----------|------------------------------|
|         | Port 3A  | CPU0_PCle*_PortA             |
| Port 3B |          | CPU0_PCle*_PortB             |
| CPU 0   | Port 3C  | CPU0_PCle*_PortC             |
|         | Port 3D  | CPU0_PCle*_PortD             |
|         | Port 3A  | CPU1_PCle*_PortA             |
| CDU 1   | Port 3B  | CPU1_PCle*_PortB             |
| CPU 1   | Port 3C  | CPU1_PCle*_PortC             |
|         | Port 3D  | CPU1_PCle*_PortD             |

#### Table 34. CPU to PCIe\* NVMe\* SlimSAS\* Connector Routing

#### 8.3.2 Intel<sup>®</sup> Volume Management Device (Intel<sup>®</sup> VMD) 2.0 for NVMe\*

Intel Volume Management Device (Intel VMD) is hardware logic inside the processor root complex to help manage PCIe NVMe SSDs. It provides robust hot plug support and status LED management. This allows servicing of storage system NVMe SSD media without system crashes or hangs when ejecting or inserting NVMe SSD devices on the PCIe bus.





#### Figure 50. NVMe\* Storage Bus Event / Error Handling

Intel VMD handles the physical management of NVMe storage devices as a stand-alone function but can be enhanced when Intel Virtual RAID on CPU (Intel VROC) support options are enabled to implement RAID based storage systems.

#### 8.3.2.1 Intel® VMD 2.0 Features

Intel VMD 2.0 includes the following features and capabilities:

- Hardware is integrated inside the processor PCIe root complex.
- Entire PCIe trees are mapped into their own address spaces (domains).
- Each domain manages x16 PCIe lanes.
- Can be enabled/disabled in BIOS Setup at x4 lane granularity.
- Driver sets up/manages the domain (enumerate, event/error handling).
- May load an additional child device driver that is Intel VMD aware.
- Hot plug support hot insert array of PCIe NVMe SSDs.
- Support for PCIe NVMe SSDs only (no network interface controllers (NICs), graphics cards, and so on)
- Maximum of 128 PCIe bus numbers per domain.
- Support for Management Component Transport Protocol (MCTP) over SMBus\* only.
- Support for MMIO only (no port-mapped I/O).
- Does not support NTB, Quick Data Tech, Intel<sup>®</sup> Omni-Path Architecture (Intel<sup>®</sup> OPA), or SR-IOV.
- Correctable errors do not bring down the system.
- Intel VMD only manages devices on PCIe lanes routed directly from the processor or PCH chipset.
- When Intel VMD is enabled, the BIOS does not enumerate devices that are behind Intel VMD. The Intel VMD-enabled driver is responsible for enumerating these devices and exposing them to the host.

#### 8.3.2.2 Enabling Intel® VMD 2.0 for NVMe\* Support

For installed NVMe devices to use the Intel VMD features in the system, Intel VMD must be enabled on the appropriate processor PCIe root ports in BIOS Setup. By default, Intel VMD support is disabled on all processor PCIe root ports in BIOS Setup.

The following table provides the PCIe port routing information for the server board PCIe SlimSAS connectors.

| Host    | CPU Port | Routed to SlimSAS* Connector |
|---------|----------|------------------------------|
|         | Port 3A  | CPU0_PCle*_PortA             |
| CDU A   | Port 3B  | CPU0_PCle*_PortB             |
| CPU 0   | Port 3C  | CPU0_PCle*_PortC             |
|         | Port 3D  | CPU0_PCle*_PortD             |
| Port 3A |          | CPU1_PCle*_PortA             |
|         | Port 3B  | CPU1_PCle*_PortB             |
| CPU 1   | Port 3C  | CPU1_PCle*_PortC             |
|         | Port 3D  | CPU1_PCle*_PortD             |

#### Table 35. CPU to PCIe\* NVMe\* SlimSAS\* Connector Routing

In BIOS Setup, the Intel VMD support menu is on the following menu tab: **Advanced > PCI Configuration > Volume Management Device.** 

#### 8.3.3 Intel<sup>®</sup> Virtual RAID on Chip (Intel<sup>®</sup> VROC) for NVMe\*

Intel VROC 7.5 supports the following:

- I/O processor with controller (ROC) and DRAM.
- Protected write-back cache software and hardware that allows recovery from a double fault.
- Isolated storage devices from operating system for error handling.
- Protected R5 data from operating system crash.
- NVMe SSD hot plug and surprise removal on processor PCIe lanes.
- LED management for PCIe attached storage.
- RAID/storage management using Representational State Transfer (RESTful) application programming interfaces (APIs).
- Graphical user interface (GUI) for Linux\*.
- 4K native NVMe SSD support.

Enabling Intel VROC 7.5 support requires installation of an optional upgrade key on the server board as shown in Figure 51. Table 36 identifies available Intel VROC 7.5 upgrade key options.

Intel® Server Board M50CYP2SB Technical Product Specification



Figure 51. Intel® VROC 7.5 Key Insertion

| NVMe* RAID Major Features                                 | Standard Intel®<br>VROC 7.5 Key<br>(iPC – VROCSTANMOD) | Premium Intel®<br>VROC 7.5 Key<br>(iPC – VROCPREMMOD) | Intel® SSD Only<br>VROC 7.5 Key<br>(iPC – VROCISSDMOD) |
|-----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|
| Processor-attached NVMe SSD – high<br>performance         | Yes                                                    | Yes                                                   | Yes                                                    |
| Boot on RAID volume                                       | Yes                                                    | Yes                                                   | Yes                                                    |
| Third party vendor SSD support                            | Yes                                                    | Yes                                                   | No                                                     |
| RAID 0/1/10                                               | Yes                                                    | Yes                                                   | Yes                                                    |
| RAID 0/1/5/10                                             | No                                                     | Yes                                                   | Yes                                                    |
| RAID write hole closed (RMFBU replacement)                | No                                                     | Yes                                                   | Yes                                                    |
| Hot plug/ surprise removal<br>(2.5" SSD form factor only) | Yes                                                    | Yes                                                   | Yes                                                    |
| Enclosure LED management                                  | Yes                                                    | Yes                                                   | Yes                                                    |

### Table 36. Optional VROC 7.5 Upgrade Key - Supported NVMe\* RAID Features

# 9. System I/O

This chapter provides information on the server board's serial ports, USB ports, and Video support.

# 9.1 Serial Port Support

The server board supports two serial ports: Serial Port A and Serial Port B. Serial Port A is described below. For Serial Port B, see Section 6.3.

Serial Port A is an external RJ45 type connector on the back edge of the server board. The Serial Port A connector manufacturer is Foxconn\* Interconnect Technology Limited. The manufacturer part number is JMP1N07-RKM01-4H.



Figure 52. Serial port A

The pin orientation is shown in Figure 53 and the pinout is in Table 37.



Figure 53. RJ45 Serial Port A Pin Orientation

Intel® Server Board M50CYP2SB Technical Product Specification

Table 37. RJ45 Serial Port A Connector Pinout

| Pin # | Signal Name | Pin # | Signal Name |
|-------|-------------|-------|-------------|
| 1     | RTS         | 5     | RI          |
| 2     | DTR         | 6     | SIN         |
| 3     | SOUT        | 7     | DCD or DSR  |
| 4     | GROUND      | 8     | CTS         |

**Note:** Pin 7 of the RJ45 Serial Port-A connector is configurable to support either a DSR (default) signal or a DCD signal. The Pin 7 signal is changed by moving the jumper on the jumper header labeled "J19" from pins 1–2 (default) to pins 2–3 as shown in Figure 54.



Figure 54. J19 Jumper Header for Serial Port A Pin 7 Configuration

## 9.2 USB Support

The following figure shows the three rear USB 3.0 ports on the server board. The following table provides the pinout for each connector. The connector manufacturer is Foxconn\* Interconnect Technology Limited. The manufacturer part number is UEA11123-4HK3-4H.



Figure 55. External USB 3.0 Connector Ports

#### Table 38. USB 3.0 Single Stack Rear Connector Pinout

| Pin # | Signal Name |  |
|-------|-------------|--|
| 1     | VBUS        |  |
| 2     | D-          |  |
| 3     | D+          |  |
| 4     | GND         |  |
| 5     | SSRX-       |  |

| Pin # | Signal Name |  |  |
|-------|-------------|--|--|
| 6     | SSRX+       |  |  |
| 7     | GND_DRAIN   |  |  |
| 8     | SSTX-       |  |  |
| 9     | SSTX+       |  |  |
|       |             |  |  |

#### 9.2.1 Internal USB 2.0 Type-A Connector

The server board includes one internal Type-A USB 2.0 connector. The following figure shows the connector location. The following table provides the pinout. The internal Type-A connector does not require 5 V Aux as it does not connect to a Human Interface Device (HID). The Serial Port A connector manufacturer is Foxconn Interconnect Technology Limited. The manufacturer part number is UB01123-4BH1-4F.



Figure 56. Internal USB 2.0 Type-A Connector

| Pin # | Signal Name |  |  |  |
|-------|-------------|--|--|--|
| 1     | +5V         |  |  |  |
| 2     | USB_N       |  |  |  |
| 3     | USB_P       |  |  |  |
| 4     | GND         |  |  |  |

## 9.3 Video Support

A standard 15-pin video connector is on the back edge of the server board.

#### 9.3.1 Video Resolutions

The graphics controller of the ASPEED\* AST2500 Server Management Processor is a VGA-compliant controller with 2D hardware acceleration and full bus primary support. With 16 MB of memory reserved, the video controller supports the resolutions in the following table.

| 2D Mode     | 2D Video Support (Color Bit) |                |               |                |  |  |  |  |
|-------------|------------------------------|----------------|---------------|----------------|--|--|--|--|
| Resolution  | 8 bpp                        | 16 bpp         | 24 bpp        | 32 bpp         |  |  |  |  |
| 640 x 480   | 60, 72, 75, 85               | 60, 72, 75, 85 | Not Supported | 60, 72, 75, 85 |  |  |  |  |
| 800 x 600   | 60, 72, 75, 85               | 60, 72, 75, 85 | Not Supported | 60, 72, 75, 85 |  |  |  |  |
| 1024 x 768  | 60, 72, 75, 85               | 60, 72, 75, 85 | Not Supported | 60, 72, 75, 85 |  |  |  |  |
| 1152 x 864  | 75                           | 75             | 75            | 75             |  |  |  |  |
| 1280 x 800  | 60                           | 60             | 60            | 60             |  |  |  |  |
| 1280 x 1024 | 60                           | 60             | 60            | 60             |  |  |  |  |
| 1440 x 900  | 60                           | 60             | 60            | 60             |  |  |  |  |
| 1600 x 1200 | 60                           | 60             | Not Supported | Not Supported  |  |  |  |  |
| 1680 x 1050 | 60                           | 60             | Not Supported | Not Supported  |  |  |  |  |
| 1920 x 1080 | 60                           | 60             | Not Supported | Not Supported  |  |  |  |  |
| 1920 x 1200 | 60                           | 60             | Not Supported | Not Supported  |  |  |  |  |

#### **Table 40. Supported Video Resolutions**

### 9.3.2 Server Board Video and Add-In Video Adapter Support

BIOS Setup includes options to support the desired video operation when an add-in video card is installed.

- When both the Onboard Video and Add-in Video Adapter options are set to Enabled, both video displays can be active. The onboard video is still the primary console and active during BIOS POST. The add-in video adapter is only active under an operating system environment with video driver support.
- When **Onboard Video** is **Enabled** and **Add-in Video Adapter** is **Disabled**, only the onboard video is active.
- When **Onboard Video** is **Disabled** and **Add-in Video Adapter** is **Enabled**, only the add-in video adapter is active.

Configurations with add-in video cards can get more complicated with a dual processor socket board. Some multi-socket boards have PCIe slots capable of hosting an add-in video card that is attached to the IIOs of processor sockets other than processor Socket 0. However, only one processor socket can be designated as a legacy VGA socket as required in POST. To provide for this situation, there is the PCI Configuration option **Legacy VGA Socket**. The rules for this option are:

- The Legacy VGA Socket option is grayed out and unavailable unless an add-in video card is installed in a PCIe slot supported by CPU 1.
- Because the onboard video is hardwired to CPU 0, when Legacy VGA Socket is set to CPU Socket 1, the onboard video is disabled.

#### 9.3.3 Dual Monitor Support

The BIOS supports single and dual video when add-in video adapters are installed. BIOS Setup does not have an enable/disable option for dual video. It works when both the **Onboard Video** and **Add-in Video Adapter** options are enabled.

In the single video mode, the onboard video controller or the add-in video adapter is detected during POST.

In dual video mode, the onboard video controller is enabled and is the primary video device. The add-in video adapter is allocated resources and is considered as the secondary video device during POST. The add-in video adapter is not active until the operating system environment is loaded.

## 9.4 Intel<sup>®</sup> Ethernet Network Adapter for OCP\* Support

The server board supports several types of Intel Ethernet Network Adapters. The adapters adhere to the OCP specification and have a special connector that allows them to be installed to the OCP card slot on the server board. These cards are compatible with the Open Compute Project\* (OCP) 3.0 specification.

#### Note: The adapters listed in the following table are supported. No other adapters are supported.



Figure 57. Intel<sup>®</sup> Ethernet Network Adapter for OCP\* Placement

#### Table 41. Supported Intel® Ethernet Network Adapters for OCP\*

| Description                        | Interface | iPC             |
|------------------------------------|-----------|-----------------|
| Dual port, RJ45, 10/1 GbE          | PCle 3.0  | X710T2LOCPV3    |
| Quad port, SFP+ DA, 4x 10 GbE      | PCle 3.0  | X710DA4OCPV3    |
| Dual Port, QSFP28 100/50/25/10 GbE | PCle 4.0  | E810CQDA2OCPV3  |
| Dual Port, SFP28 25/10 GbE         | PCle 4.0  | E810XXVDA2OCPV3 |

# **10. Intel® Light-Guided Diagnostics**

This chapter provides information on diagnostic LEDs on the server board. The following figure shows the location of the LEDs on the server boards: post code diagnostic LEDs, system ID LED, CPU 0 and CPU 1 fault LEDs, and fan fault LEDs (for 8-pin fan connectors).



Figure 58. Intel<sup>®</sup> Light-Guided Diagnostics – LED Identification

The following figure provides an exploded view of the POST code Diagnostic, System ID, and System Status LEDs area.



Figure 59. Exploded View of POST Code Diagnostic, System ID, and System Status LED Area

# 10.1 Post Code Diagnostic LEDs

A bank of eight POST code diagnostic LEDs are on the back edge of the server next to the Serial Port A connector. During the system boot process, the BIOS executes many platform configuration steps, each of which is assigned a specific hexadecimal POST code number. As each configuration step is started, the BIOS displays the given POST code to the POST code diagnostic LEDs. The purpose of these LEDs is to assist in troubleshooting a system hang condition during the POST process. The diagnostic LEDs can be used to identify the last POST process to be executed. See Appendix C for a complete description of how these LEDs are read, and for a list of all supported POST codes.

# 10.2 System ID LED

The server board includes a blue system ID LED that is used to visually identify a specific server system installed among many other similar systems.

**Note:** In an Intel Server System M50CYP2UR or M50CYP1UR, there are two options available for illuminating the System ID LED:

- The front panel ID LED button is pushed that causes the LED to illuminate to a solid on state until the button is pushed again.
- An IPMI Chassis Identify command is remotely entered that causes the LED to blink.

# 10.3 System Status LED

The server board includes a bi-color system status LED. This LED indicates the current health of the server. Possible LED states include solid green, blinking green, solid amber, and blinking amber.

When the server is powered down (transitions to the DC-off state or S5), the BMC is still on standby power and retains the sensor and front panel status LED state established before the power-down event.

When source power is first applied to the system, the status LED turns solid amber and then immediately changes to blinking green to indicate that the BMC is booting. If the BMC boot process completes with no errors, the status LED changes to solid green.

**Note:** In an Intel Server System M50CYP2UR or M50CYP1UR, the system status LED on the server board is tied directly to the system status LED on the front panel.

#### The following table lists and describes the states of the system status LED.

#### Table 42. System Status LED State Definitions

| LED State                                      | System State                                                                                                                                                             | BIOS Status Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Off                                            | No AC Power to system                                                                                                                                                    | <ul><li>System power is not present.</li><li>System is in EuP Lot6 off mode.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Solid green                                    | System is operating normally.                                                                                                                                            | <ul> <li>System is in S5 soft-off state.</li> <li>System is running (in S0 State) and its status is healthy. The system is not exhibiting any errors. Source power is present, BMC has booted, and manageability functionality is up and running.</li> <li>After a BMC reset, and with the chassis ID solid on, the BMC is booting Linux*. Control has been passed from BMC uBoot to BMC Linux*. The BMC is in this state for roughly 10–20 seconds.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Blinking green                                 | System is operating in a<br>degraded state although<br>still functioning, or<br>system is operating in a<br>redundant state but with<br>an impending failure<br>warning. | <ul> <li>Redundancy loss such as power-supply or fan. Applies only if the associated platform subsystem has redundancy capabilities.</li> <li>Fan warning or failure when the number of fully operational fans is less than the minimum number needed to cool the system.</li> <li>Non-critical threshold crossed – Temperature (including HSBP temp), voltage, input power to power supply, output current for main power rail from power supply and Processor Thermal Control (Therm Ctrl) sensors.</li> <li>Power supply predictive failure occurred while redundant power supply configuration was present.</li> <li>Unable to use all installed memory (more than 1 DIMM installed).</li> <li>Correctable Errors over a threshold and migrating to a spare DIMM (memory sparing). This indicates that the system no longer has spared DIMMs (a redundancy lost condition). Corresponding DIMM LED lit.</li> <li>In mirrored configuration, when memory mirroring takes place and system loses memory redundancy.</li> <li>Battery failure.</li> <li>BMC executing in uBoot. (Indicated by Chassis ID blinking at 3 Hz while Status blinking at 1 Hz). System in degraded state (no manageability). BMC uBoot is running but has not transferred control to BMC Linux*. Server will be in this state 6–8 seconds after BMC reset while it pulls the Linux* image into flash.</li> <li>BMC Watchdog has reset the BMC.</li> <li>Power Unit sensor offset for configuration error is asserted.</li> <li>SSD Hot Swap Controller is off-line or degraded.</li> </ul> |
| Blinking<br>green and<br>amber<br>alternativel | System is initializing<br>after source power is<br>applied                                                                                                               | <ul> <li>PFR in the process of updating/authenticating/recovering when source<br/>power is connected. system firmware being updated.</li> <li>System not ready to take power button event/signal.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Blinking amber                                 | System is operating in a<br>degraded state with an<br>impending failure<br>warning, although still<br>functioning. System is<br>likely to fail.                          | <ul> <li>Critical threshold crossed – Voltage, temperature (including HSBP temp), input power to power supply, output current for main power rail from power supply and PROCHOT (Therm Ctrl) sensors.</li> <li>VRD Hot asserted.</li> <li>Minimum number of fans to cool the system not present or failed.</li> <li>Hard drive fault.</li> <li>Power Unit Redundancy sensor – Insufficient resources offset (indicates not enough power supplies present).</li> <li>In non-sparing and non-mirroring mode, if the threshold of correctable errors is crossed within the window.</li> <li>Invalid firmware image detected during boot up or firmware update</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| LED State   | System State                                                                                        | BIOS Status Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Solid amber | Critical/non-recoverable<br>– system is halted. Fatal<br>alarm – system has<br>failed or shut down. | <ul> <li>Processor CATERR signal asserted.</li> <li>MSID mismatch detected (CATERR also asserts for this case).</li> <li>CPU 0 is missing.</li> <li>Processor Thermal Trip.</li> <li>No power good – power fault.</li> <li>DIMM failure when there is only 1 DIMM present and hence no good memory present.</li> <li>Runtime memory uncorrectable error in non-redundant mode.</li> <li>DIMM Thermal Trip or equivalent.</li> <li>SSB Thermal Trip or equivalent.</li> <li>Processor ER2 signal asserted.</li> <li>BMC/Video memory test failed. (Chassis ID shows blue/solid-on for this condition.)</li> <li>Both uBoot BMC firmware images are bad. (Chassis ID shows blue/solid-on for this condition.)</li> <li>240 VA fault.</li> <li>Fatal Error in processor initialization: <ul> <li>Processor core/thread counts not identical</li> <li>Processor cache size not identical</li> <li>Unable to synchronize processor frequency</li> <li>Unable to synchronize QPI link frequency</li> </ul> </li> <li>BMC fail authentication with non-recoverable condition, system hang at T-1; boot PCH only, system hang; PIT failed, system lockdown.</li> </ul> |

# 10.4 BMC Boot / Reset Status LED Indicators

During the BMC boot or BMC reset process, the system status LED and System ID LED are used to indicate BMC boot process transitions and states (if present). A BMC boot occurs when the AC power is first applied. (DC power on/off does not reset BMC.) BMC reset occurs after a BMC firmware update, on receiving a BMC cold reset command, and following a reset initiated by the BMC watchdog. The following table defines the LED states during the BMC boot/reset process.

| BMC Boot/Reset State                                         | System ID<br>LED      | System<br>Status LED   | Comment                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BMC/video memory test<br>failed                              | Solid blue            | Solid amber            | Non-recoverable condition. Contact an Intel representative for information on replacing this motherboard.                                                                                                                                                               |
| Both universal bootloader<br>(u-Boot) images bad             | 6 Hz blinking<br>blue | Solid amber            | Non-recoverable condition. Contact an Intel representative for information on replacing this motherboard.                                                                                                                                                               |
| BMC in u-Boot                                                | 3 Hz blinking<br>blue | 1 Hz blinking<br>green | Blinking green indicates degraded state (no manageability), blinking<br>blue indicates that u-Boot is running but has not transferred control<br>to BMC Linux*. Server will be in this state 6–8 seconds after BMC<br>reset while it pulls the Linux* image into flash. |
| BMC booting Linux*                                           | Solid blue            | Solid green            | After an AC cycle/BMC reset, indicates that the control has been passed from u-Boot to BMC Linux* itself. It will be in this state for 10-20 seconds.                                                                                                                   |
| End of BMC boot/reset<br>process. Normal system<br>operation | Off                   | Solid green            | Indicates BMC Linux* has booted and manageability functionality is up and running. Fault/status LEDs operate as usual.                                                                                                                                                  |

#### Table 43. BMC Boot / Reset Status LED Indicators

## **10.5 Processor Fault LEDs**

The server board includes a processor fault LED for each processor socket. The processor fault LED is lit if an MSID mismatch error is detected (that is, processor power rating is incompatible with the board).

| Component               | Managed by | Color          | State | Description    |
|-------------------------|------------|----------------|-------|----------------|
| Due en en Cault         |            | Off            | Off   | Ok (no errors) |
| Processor Fault<br>LEDs | ВМС        | Solid<br>Amber | On    | MSID mismatch  |

# **10.6 Memory Fault LEDs**

The server board includes memory fault LEDs for each DIMM slot (see following figure). When the BIOS detects a memory fault condition, it sends an IPMI OEM command (Set Fault Indication) to the BMC to turn on the associated memory slot fault LED. These LEDs are only active when the system is in the on state. The BMC does not activate or change the state of the LEDs unless instructed by the BIOS.

| Component           | Managed by | Color          | State | Description                       |
|---------------------|------------|----------------|-------|-----------------------------------|
| Momony Foult        |            | Off            | Off   | Memory working correctly          |
| Memory Fault<br>LED | ВМС        | Solid<br>Amber | On    | Memory failure – detected by BIOS |



Figure 60. Memory Fault LED Location

## 10.7 Fan Fault LEDs

The following figure shows the fan fault LEDs associated with the 8-pin fan connectors. The BMC lights a fan fault LED if the associated fan-tach sensor has a lower critical threshold event status asserted. Fan-tach sensors are manual re-arm sensors. Once the lower critical threshold is crossed, the LED remains lit until the sensor is re-armed. These sensors are re-armed at system DC power-on and system reset.

| Component     | Managed by | Color          | State                 | Description |
|---------------|------------|----------------|-----------------------|-------------|
|               | Off        | Off            | Fan working correctly |             |
| Fan Fault LED | ВМС        | Solid<br>Amber | On                    | Fan failed  |



Figure 61. Fan Fault LEDs (Intel® Server Board M50CYP2SBSTD shown)

# **11. System Software Stack**

The server board includes a system software stack that consists of the following components:

- System BIOS
- BMC firmware
- Intel Management Engine (Intel ME) firmware / Intel Server Platform Services (Intel SPS)
- Field replacement unit (FRU) and sensor data record (SDR) data.
- System CPLD firmware

Together, they configure and manage features and functions of the server system.

Many features and functions of the server system are managed jointly by the system BIOS and the BMC firmware, including:

- IPMI watchdog timer
- Messaging support, including command bridging and user/session support
- BIOS boot flags support
- Event receiver device: The BMC receives and processes events from the BIOS
- Serial-over-LAN (SOL)
- ACPI state synchronization: The BMC tracks ACPI state changes that are provided by the BIOS
- Fault resilient booting (FRB) Fault resistant boot level 2 (FRB-2) is supported by the watchdog timer functionality
- DIMM temperature monitoring: New sensors and improved acoustic management using closed-loop fan control algorithm comprehending DIMM temperature readings
- Intel Intelligent Power Node Manager support
- Sensor and System Event Log (SEL) logging additions/enhancements (such as, additional thermal monitoring capability)
- Embedded platform debug feature that allows capture of detailed data for later analysis by Intel

**Note:** Front panel management: In an Intel Server System M50CYP2UR or M50CYP1UR family, the BMC controls the system status LED and chassis ID LED. It supports secure lockout of certain front panel functionality and monitors button presses. The chassis ID LED is turned on using a front panel button or a command.

A factory installed software stack is pre-programmed on the server board during the board assembly process, making the server board functional at first power on. However, to ensure the most reliable system operation, it is highly recommended to check <u>http://downloadcenter.intel.com</u> for the latest available system updates and apply them before production deployment.

System updates can be performed in several operating environments, including the UEFI shell using the UEFI-only system update package (SUP), or under different operating systems using the System Firmware Update Package (SFUP) utility.

As part of the initial system integration process, system integrators must program system configuration data onto the server board using the FRUSDR utility. This action ensures the embedded platform management subsystem can provide the best performance and cooling for the final system configuration. The FRUSDR utility is included in the SUP and System Firmware Update Package (SFUP) packages. For additional information, see Section 11.2.

Refer to the following Intel documents for more in depth information about the system software stack and its functions:

- BIOS Firmware External Product Specification (EPS) Intel NDA required
- Integrated Baseboard Management Controller Firmware External Product Specification (EPS) Intel NDA Required

## **11.1 Hot Keys Supported During POST**

Certain hot keys are recognized during power-on self-test (POST). A hot key is a key or key combination that is recognized as an unprompted command input. In most cases, hot keys are recognized even while other processing is in progress.

BIOS supported hot keys are only recognized by the system BIOS during the system boot time POST process. Once the POST process has completed and transitions the system boot process to the operating system, BIOS supported hot keys are no longer recognized.

The following table provides a list of available POST hot keys along with a description for each.

| Hot Key         | Function                                        |  |
|-----------------|-------------------------------------------------|--|
| <f2></f2>       | Enter the BIOS Setup utility                    |  |
| <f6></f6>       | Pop-up BIOS boot menu                           |  |
| <f12></f12>     | Network boot                                    |  |
| <esc></esc>     | Switch from logo screen to diagnostic screen    |  |
| <pause></pause> | Stop POST temporarily (press any key to resume) |  |

#### Table 44. POST Hot Keys

#### 11.1.1 POST Logo/Diagnostic Screen

If Quiet Boot is enabled in the BIOS Setup utility, a splash screen is displayed with the standard Intel logo screen or a customized original equipment manufacturer (OEM) logo screen, if one is present, in the designated flash memory location. By default, Quiet Boot is enabled in the BIOS Setup utility and the logo screen is the default POST display. However, pressing **<Esc>** hides the logo screen and displays the diagnostic screen instead during the current boot.

If a logo is not present in the BIOS flash memory space, or if Quiet Boot is disabled in the system configuration, the POST diagnostic screen is displayed with a summary of system configuration information. The POST diagnostic screen is purely a text mode screen, as opposed to the graphics mode logo screen.

If console redirection is enabled in the BIOS Setup utility, the Quiet Boot setting is disregarded, and the text mode diagnostic screen is displayed unconditionally. This action is due to the limitations of console redirection that transfers data in a mode that is not graphics-compatible.

#### 11.1.2 BIOS Boot Pop-Up Menu

The BIOS boot selection (BBS) menu provides a boot device pop-up menu that is invoked by pressing the **<F6>** key during POST. The BBS pop-up menu displays all available boot devices. The boot order in the pop-up menu is not the same as the boot order in the BIOS Setup utility. The pop-up menu simply lists all the available devices from which the system can be booted and allows a manual selection of the desired boot device.

When an administrator password is configured in the BIOS Setup utility, the administrator password is required to access the boot pop-up menu. If a user password is entered, the user is taken directly to the boot manager in the BIOS Setup utility, only allowing booting in the order previously defined by the administrator.

#### 11.1.3 Entering BIOS Setup

To enter the BIOS Setup utility using a keyboard (or emulated keyboard), press the **<F2>** function key during boot time when the OEM or Intel logo screen or the POST diagnostic screen is displayed.

The following instructional message is displayed on the diagnostic screen or under the Quiet Boot logo screen:

Press <F2> to enter setup, <F6> Boot Menu, <F12> Network Boot

**Note:** With a USB keyboard, it is important to wait until the BIOS discovers the keyboard and beeps. Until the USB controller has been initialized and the keyboard activated, key presses are not read by the system.

When the BIOS Setup utility is entered, the main screen is displayed initially. However, if a serious error occurs during POST, the system enters the BIOS Setup utility and displays the error manager screen instead of the main screen.

For additional BIOS Setup utility information, see the BIOS Setup Utility User Guide for the Intel<sup>®</sup> Server Board D50TNP, M50CYP, and D40AMP Families.

#### 11.1.4 BIOS Update Capability

To bring BIOS fixes or new features into the system, it is necessary to replace the current installed BIOS image with an updated one. Full BIOS update instructions are provided with update packages downloaded from the Intel website.

# 11.2 Field Replaceable Unit (FRU) and Sensor Data Record (SDR) Data

As part of the initial system integration process, the server board/system must have the proper FRU and SDR data loaded. This action ensures that the embedded platform management system can monitor the appropriate sensor data and operate the system with best cooling and performance. Once the system integrator has performed an initial FRU SDR package update, subsequent auto-configuration occurs without the need to perform additional SDR updates or provide other user input to the system when any of the following components are added or removed:

- Processor
- Memory
- OCP module
- Integrated SAS RAID module
- Power supply
- Fan
- Hot-swap backplane
- Front panel

**Note:** The system may not operate with best performance or best/appropriate cooling if the proper FRU and SDR data is not installed.

#### 11.2.1 Loading FRU and SDR Data

The FRU and SDR data can be updated using a stand-alone FRUSDR utility in the UEFI shell or can be done using the System Firmware Update Package (SFUP) utility program under a supported operating system. Full FRU and SDR update instructions are provided with the appropriate system update package (SUP) or System Firmware Update Package (SFUP) that can be downloaded from <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>.

# 12. System Security

The server board supports a variety of system security options designed to prevent unauthorized system access or tampering of server settings. System security options supported include:

- Password protection
- Front panel lockout
- Intel<sup>®</sup> Platform Firmware Resilience (Intel<sup>®</sup> PFR)
- Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX)
- Intel® Total Memory Encryption (Intel® TME)
- Trusted Platform Module (TPM) support
- Intel<sup>®</sup> CBnT Converged Intel<sup>®</sup> Boot Guard and Trusted Execution Technology (Intel<sup>®</sup> TXT)
- Unified Extensible Firmware Interface (UEFI) Secure Boot Technology

## **12.1 Password Protection**

The BIOS Setup utility includes a Security tab where options to configure passwords, front panel lockout, and TPM settings, can be found.

| Security                                                                                                                                                                 |                                                                                 |                                                                                                                     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Administrator Password Status<br>User Password Status<br>Set Administrator Password                                                                                      | Not Installed<br>Not Installed                                                  | Administrator password is<br>used if Power On Password is<br>enabled and to control<br>change access in BIOS Setup. |  |
| Set User Password<br>Power On Password                                                                                                                                   | <disabled></disabled>                                                           | Length is 1-14 characters.<br>Case sensitive alphabetic,<br>numeric and special                                     |  |
| Front Panel Lockout                                                                                                                                                      | <disabled></disabled>                                                           | characters !@#\$%^&*()+=?<br>are allowed The change of<br>this option will take effect                              |  |
| Current TPM Device                                                                                                                                                       | TPM 2.0 (DTPM)                                                                  | immediately.<br>Note: Administrator password<br>must be set in order to use                                         |  |
| TPM2 Physical Presence Operation<br>TPM2 Operation<br>PCR Bank: SHA1<br>PCR Bank: SHA256                                                                                 | <no action=""><br/>[X]<br/>[X]</no>                                             | the User account.                                                                                                   |  |
|                                                                                                                                                                          |                                                                                 |                                                                                                                     |  |
|                                                                                                                                                                          |                                                                                 |                                                                                                                     |  |
| †↓=Move Highlight <e< td=""><td>0=Save Changes and Exit<br/>nter&gt;=Select Entry<br/>ht (c) 2006-2016, Intel Corpor</td><td>F9=Reset to Defaults<br/>Esc=Exit</td></e<> | 0=Save Changes and Exit<br>nter>=Select Entry<br>ht (c) 2006-2016, Intel Corpor | F9=Reset to Defaults<br>Esc=Exit                                                                                    |  |
|                                                                                                                                                                          |                                                                                 | Configuration changed                                                                                               |  |

Figure 62. BIOS Setup Security Tab

#### 12.1.1 Password Setup

The BIOS uses passwords to prevent unauthorized access to the server board. Passwords can restrict entry to the BIOS Setup utility, restrict use of the Boot Device popup menu during POST, suppress automatic USB device re-ordering, and prevent unauthorized system power-on. Intel strongly recommends that an administrator password be set. A system with no administrator password set allows anyone who has access to the server board to change BIOS settings.

An administrator password must be set in order to set the user password.

The maximum length of a password is 14 characters. The minimum length is one character. The password can be made up of a combination of alphanumeric (a-z, A-Z, 0–9) characters and any of the following special characters:

! @ # \$ % ^ & \* ( ) - \_ + = ?

Passwords are case sensitive.

The administrator and user passwords must be different from each other. An error message is displayed, and a different password must be entered if there is an attempt to enter the same password for both. The use of strong passwords is encouraged, but not required. To meet the criteria for a strong password, the password entered must be at least eight characters in length. It must include at least one each of alphabetic, numeric, and special characters. If a weak password is entered, a warning message is displayed, and the weak password is accepted. Once set, a password can be cleared by changing it to a null string. This action requires the administrator password and must be done through BIOS Setup. Clearing the administrator password clear jumper on the server board. For more information on the password clear jumper, see Section 13.2.

Resetting the BIOS configuration settings to default values (by any method) has no effect on the administrator and user passwords.

As a security measure, if a user or administrator enters an incorrect password three times in a row during the boot sequence, the system is placed into a halt state. A system reset is required to exit out of the halt state. This feature makes it more difficult to guess or break a password.

In addition, on the next successful reboot, the Error Manager displays a Major Error code 0048. A SEL event is also logged to alert the authorized user or administrator that a password access failure has occurred.

#### 12.1.2 System Administrator Password Rights

When the correct administrator password is entered, the user may perform the following actions:

- Access the BIOS Setup utility.
- Configure all BIOS Setup options in the BIOS Setup utility.
- Clear both the administrator and user passwords.
- Access the Boot Menu during POST.

If the Power On Password function is enabled in BIOS Setup, the BIOS halts early in POST to request a password (administrator or user) before continuing POST.

#### 12.1.3 Authorized System User Password Rights and Restrictions

When the correct user password is entered, the user can perform the following actions:

- Access the BIOS Setup utility.
- View, but not change, any BIOS Setup options in the BIOS Setup utility.
- Modify system time and date in the BIOS Setup utility.

If the Power On Password function is enabled in BIOS Setup, the BIOS halts early in POST to request a password (administrator or user) before continuing POST.

Configuring an administrator password imposes restrictions on booting the system and configures most setup fields to read-only if the administrator password is not provided. The boot popup menu requires the administrator password to function, and the USB reordering is suppressed as long as the administrator password is enabled. Users are restricted from booting in anything other than the boot order defined in setup by an administrator.

## 12.2 Front Panel Lockout

If enabled in BIOS Setup from the Security screen, this option disables the following front panel features:

- The off function of the power button.
- System reset button.

If front panel lockout is enabled, system power off and reset must be controlled via a system management interface.

## 12.3 Intel<sup>®</sup> Platform Firmware Resilience (Intel<sup>®</sup> PFR)

As the intensity, sophistication, and disruptive impact of security attacks continue to escalate, data centers are driving a holistic approach to protect their critical infrastructure. This includes protecting server systems at the firmware level, the lowest layers of the platform, where threats are most difficult to detect. To address this situation, Intel has developed Intel Platform Firmware Resilience (Intel PFR) technology where platforms can provide security starting with power-on, system boot, and operating system load activities.

The server boards support Intel PFR technology, a hardware-enhanced platform security that uses an Intel FPGA to protect, detect, and recover platform firmware.

- **Protect:** Monitors and filters malicious traffic on system buses. All platform firmware is attested safe before code execution.
- **Detect:** Verifies integrity of platform firmware images before executing. Performs boot and runtime monitoring to assure server is running a known good firmware.
- **Recover:** Automatically restores corrupted firmware from a protected gold recovery image within minutes.

Critical firmware elements protected in Intel Server Board M50CYP2SB include: BIOS, SPI Descriptor, BMC, Intel Management Engine (Intel ME), and Power Supply firmware. This capability to mitigate firmware corruption is an important industry innovation and provides an optimal solution for security-sensitive organizations.

Intel PFR fully supports the National Institute of Standards and Technology (NIST\*) proposed firmware resiliency guidelines (SP 800–193) that have wide industry support.

# 12.4 Intel<sup>®</sup> Total Memory Encryption (Intel<sup>®</sup> TME)

To better protect computer system memory, the 3<sup>rd</sup> Gen Intel Xeon Scalable processor has a security feature called Intel Total Memory Encryption (Intel TME). This feature is supported on the Intel Server Board M50CYP2SB. Intel TME helps ensure that all memory accessed from the Intel processors is encrypted, including customer credentials, encryption keys, and other IP or personal information on the external memory bus. Intel TME is also available for multi-tenant server platforms, called Intel Total Memory Encryption – Multi-Tenant (Intel TME-MT).

Intel developed this feature to provide greater protection for system memory against hardware attacks, such as removing and reading the dual in-line memory module (DIMM) after spraying it with liquid nitrogen or installing purpose-built attack hardware. Using the National Institute of Standards and Technology (NIST) storage encryption standard AES XTS, an encryption key is generated using a hardened random number generator in the processor without exposure to software. This situation allows existing software to run unmodified while better protecting memory.

Intel TME can be enabled directly in the server BIOS and is compatible with Intel Software Guard Extensions application enclave solutions.

Intel TME has the following characteristics:

- **Encrypts** the entire memory using a NIST standard "storage-class" algorithm for encryption: AES-XTS
- Transparent to software, it encrypts data before writing to server memory and then decrypts on read.
- **Easy enablement** that requires no operating system or application enabling and is applicable to all operating systems.

To enable/disable Intel TME, access the BIOS Setup menu by pressing **<F2>** key during POST. Navigate to the following menu: **Advanced > Processor Configuration** 

**Important Note:** When either Intel TME or Intel TME-MT is enabled, a subset of memory RAS features and Intel Optane persistent memory 200 series (if installed) will be disabled. See Table 13 for details.

For more information on Intel TME, see the BIOS Setup Utility User Guide and the BIOS Firmware External Product Specification (EPS).

# 12.5 Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX)

Intel Software Guard Extensions (Intel SGX) is a set of instructions that increases the security of application code and data, giving them more protection from disclosure or modification. Developers can partition sensitive information into enclaves that are areas of execution in memory with more security protection.

Intel SGX Helps protect selected code and data from disclosure or modification. Intel SGX helps partition applications into enclaves in memory that increase security. Enclaves have hardware-assisted confidentiality and integrity-added protections to help prevent access from processes at higher privilege levels. Through attestation services, a relying party can receive some verification on the identity of an application enclave before launch.

#### Intel® Server Board M50CYP2SB Technical Product Specification

The server boards provide Intel SGX. Intel SGX provides fine grain data protection via application isolation in memory. Data protected includes code, transactions, IDs, keys, key material, private data, algorithms. Intel SGX provides enhanced security protections for application data independent of operating system or hardware configuration. Intel SGX provides the following security features:

- Helps protect against attacks on software, even if OS/drivers/BIOS/VMM/SMM are compromised.
- Increases protections for secrets, even when the attacker has full control of platform.
- Helps prevent attacks, such as memory bus snooping, memory tampering, and "cold boot" attacks, against memory contents in RAM.
- **Provides an option for hardware-based attestation** capabilities to measure and verify valid code and data signatures.

Intel SGX for Intel Xeon Scalable processors are optimized to meet the application isolation needs of server systems in cloud environments:

- Massively increased electronic product code (enclave) size (up to 1 TB for typical 2-socket server system).
- Significant performance improvements: minimal impact vs native non-encrypted execution (significantly reduced overhead depending on workload).
- Fully software and binary-compatibility with applications written on other variants of Intel SGX.
- Support for deployers to control which enclaves can be launched.
- Provides deployers full control over Attestation stack, compatible with Intel Data Center Attestation primitives.
- Full protection against cyber (software) attacks, some reduction in protection against physical attacks (no integrity/anti-replay protections) vs other Intel SGX variants.
- Designed for environments where the physical environment is still trusted.

#### Note: Intel SGX can only be enabled when Intel TME is enabled. See Section 12.4 to enable Intel TME.

To enable/disable Intel SGX, access the BIOS Setup menu by pressing the **<F2>** key during POST. Navigate to the following menu: **Advanced > Processor Configuration** 

**Important Note:** When either Intel TME or Intel TME-MT is enabled, a subset of memory RAS features and Intel Optane persistent memory 200 series (if installed) will be disabled. See Table 13 for details.

For more information on Intel SGX, refer to the BIOS Setup Utility User Guide and the BIOS Firmware External Product Specification (EPS).

# 12.6 Trusted Platform Module (TPM) Support

The Trusted Platform Module (TPM) option is a hardware-based security device that addresses the growing concern about boot process integrity and offers better data protection. TPM protects the system startup process by ensuring that it is tamper-free before releasing system control to the operating system. A TPM device provides secured storage to store data, such as security keys and passwords. In addition, a TPM device has encryption and hash functions. The server board implements TPM as per *TPM PC Client Specifications revision 2.0*, published by the Trusted Computing Group (TCG).

A TPM device is optionally installed on the server board and is secured from external software attacks and physical theft. A pre-boot environment, such as the BIOS and operating system loader, uses the TPM to collect and store unique measurements from multiple factors within the boot process to create a system fingerprint. This unique fingerprint remains the same unless the pre-boot environment is tampered with. Therefore, it is used to compare to future measurements to verify the integrity of the boot process.

After the system BIOS completes the measurement of its boot process, it hands off control to the operating system loader and, in turn, to the operating system. If the operating system is TPM-enabled, it compares the BIOS TPM measurements to the ones of previous boots to make sure that the system was not tampered with before continuing the operating system boot process. Once the operating system is in operation, it optionally uses the TPM to provide additional system and data security (for example, Microsoft Windows\* 10 supports BitLocker\* drive encryption).

## 12.6.1 Trusted Platform Module (TPM) Security BIOS

The BIOS TPM support conforms to the TPM PC Client Implementation Specification for Conventional BIOS the TPM Interface Specification, and the Microsoft Windows\* BitLocker\* Requirements. The role of the BIOS for TPM security includes the following:

- Measures and stores the boot process in the TPM microcontroller to allow a TPM-enabled operating system to verify system boot integrity.
- Produces Extensible Firmware Interface (EFI) to a TPM-enabled operating system for using TPM.
- Produces Advanced Configuration and Power Interface (ACPI) TPM device and methods to allow a TPM-enabled operating system to send TPM administrative command requests to the BIOS.
- Verifies operator physical presence. Confirms and executes operating system TPM administrative command requests.
- Provides BIOS Setup options to change TPM security states and to clear TPM ownership.

For additional details, see the TCG PC Client Specific Implementation Specification, the TCG PC Client Specific Physical Presence Interface Specification, and the Microsoft Windows\* BitLocker\* Requirements documents.

## 12.6.2 Physical Presence

Administrative operations to the TPM require TPM ownership or physical presence indication by the operator to confirm the execution of administrative operations. The BIOS implements the operator presence indication by verifying the setup administrator password.

A TPM administrative sequence invoked from the operating system proceeds as follows:

- 1. A user makes a TPM administrative request through the operating system's security software.
- 2. The operating system requests the BIOS to execute the TPM administrative command through TPM ACPI methods and then resets the system.
- 3. The BIOS verifies the physical presence and confirms the command with the operator.
- 4. The BIOS executes TPM administrative command, inhibits BIOS Setup entry, and boots directly to the operating system that requested the TPM command.

## 12.6.3 TPM Security Setup Options

The BIOS TPM setup allows the operator to view the current TPM state and to carry out rudimentary TPM administrative operations. Performing TPM administrative options through the BIOS Setup requires TPM physical presence verification.

Using the BIOS TPM setup, the operator can turn TPM functionality On or Off and clear the TPM ownership contents. After the requested BIOS TPM setup operation is carried out, the option reverts to No Operation.

The BIOS TPM setup also displays the current state of the TPM, whether TPM is enabled or disabled and activated or deactivated. While using TPM, a TPM-enabled operating system or application may change the TPM state independently of the BIOS Setup. When an operating system modifies the TPM state, the BIOS Setup displays the updated TPM state.

The BIOS Setup **TPM Clear** option allows the operator to clear the TPM ownership key and allows the operator to take control of the system with TPM. You use this option to clear security settings for a newly initialized system or to clear a system for which the TPM ownership security key was lost.

## 12.7 Intel<sup>®</sup> CBnT – Converged Intel<sup>®</sup> Boot Guard and Trusted Execution Technology (Intel<sup>®</sup> TXT)

Previous generation Intel servers supported Intel Boot Guard and Intel Trusted Execution Technology (Intel TXT).

#### Intel<sup>®</sup> Boot Guard

- Provides mechanism to authenticate the initial BIOS Code, before BIOS starts
- Hardware-based Static Root of Trust for Measurement (SRTM)
- Defends against attackers replacing/modifying the platform firmware

#### Intel<sup>®</sup> TXT

- Provides the ability to attest the authenticity of a platform configuration and OS environment; Establish trust
- Hardware-based Dynamic Root of Trust for Measurement (DRTM)
- Defends against software-based attacks aimed at stealing sensitive information

The two security features combined included some redundancies and inefficiencies between them. With this product generation, Intel rearchitected and fused together the two technologies into Intel CBnT (Converged Intel Boot Guard and Trusted Execution Technology). Combining the two technologies into one made them more efficient, eliminated redundancies between them, simplified their implementation, and provided stronger protections.

For more information, visit

https://www.intel.com/content/www/us/en/support/articles/000025873/technologies.html

# 12.8 Unified Extensible Firmware Interface (UEFI) Secure Boot Technology

UEFI secure boot technology defines how a platform's firmware can authenticate a digitally signed UEFI image, such as an operating system loader or a UEFI driver stored in an option ROM. This situation provides the capability to ensure that those UEFI images are only loaded in an owner authorized fashion and provides a common means to ensure platform security and integrity over systems running UEFI-based firmware. The Intel Server Board M50CYP2SB BIOS is compliant with the UEFI Specification 2.3.1 Errata C for UEFI secure boot feature.

UEFI secure boot requires native UEFI boot mode and it disables legacy Option ROM dispatch. By default, secure boot on Intel server boards is disabled as the default boot mode is legacy mode.

To enable / disable UEFI Secure Boot in the BIOS Setup menu, select **Boot Maintenance Manager** > **Advanced Boot Options** > **Secure Boot Configuration**.

For more information on UEFI Secure Boot Technology, refer to the BIOS Setup Utility User Guide and the BIOS Firmware External Product Specification (EPS).

# 13. Server Board Configuration and Service Jumpers

The server board includes several jumper blocks to configure, protect, or recover specific features of the server board. The following figure identifies the location of each jumper block on the server board. Pin 1 of each jumper can be identified by the arrowhead ( $\mathbf{\nabla}$ ) silkscreened on the server board next to the pin. The following sections describe how each jumper is used.



Figure 63. Reset and Recovery Jumper Header Locations

# 13.1 BIOS Default Jumper (BIOS DFLT – J70)

This jumper resets BIOS options, configured using the <F2> BIOS Setup Utility, back to their original default factory settings.

**Note:** This jumper does not reset administrator or user passwords. To reset passwords, the password clear jumper must be used.

To use the BIOS default jumper, perform the following steps:

- 1. Power down the server system
- 2. Unplug the power cord(s).
- 3. Remove the system top cover
- 4. Move the "BIOS DFLT" (J70) jumper from pins 1–2 (normal operation) to pins 2–3 (set BIOS defaults).
- 5. Wait five seconds, then move the jumper back to pins 1-2.
- 6. Reinstall the system top cover.
- 7. Reinstall system power cords.

Note: The system automatically powers on after AC power is applied to the system.

8. Power on the system and press **<F2>** during POST to access the BIOS Setup utility to configure and save desired BIOS options.

After resetting BIOS options using the BIOS default jumper, the Error Manager Screen in the BIOS Setup utility displays two errors:

- 0012 System RTC date/time not set
- 5220 BIOS Settings reset to default settings

The system time and date will need to be reset.

# 13.2 Password Clear Jumper (PASSWD\_CLR - J29)

This jumper causes both the user password and the administrator password to be cleared if they were set. The operator should be aware that this situation creates a security gap until passwords have been configured again through the BIOS Setup utility. This is the only method by which the administrator and user passwords can be cleared unconditionally. Other than this jumper, passwords can only be set or cleared by changing them explicitly in BIOS Setup. No method of resetting BIOS configuration settings to default values affects either the administrator or user passwords.

To use the password clear jumper, perform the following steps:

- 1. Power down the server system.
- 2. For safety, unplug the power cord(s).
- 3. Remove the system top cover.
- 4. Move the "PASSWD\_CLR" (J29) jumper from pins 1–2 (default) to pins 2–3 (password clear position).
- 5. Reinstall the system top cover
- 6. Reattach the power cord(s).
- 7. Power up the server and press **<F2>** to access the BIOS Setup utility.
- 8. Verify the password clear operation was successful by viewing the Error Manager screen. Two errors should be logged:
  - o 5221 Passwords cleared by jumper
  - o 5224 Password clear jumper is set
- 9. Exit the BIOS Setup utility and power down the server.
- 10. For safety, remove the power cord(s)
- 11. Remove the system top cover.
- 12. Move the "PASSWD\_CLR" (J29) jumper back to pins 1-2 (default).
- 13. Reinstall the system top cover
- 14. Reattach the power cord(s).
- 15. Power up the server system.
- 16. Intel strongly recommends booting into BIOS Setup immediately, navigate to the Security tab, and set the administrator and user passwords if intending to use BIOS password protection.

# 13.3 Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> ME) Firmware Force Update Jumper (ME\_FRC\_UPDT – J22)

When the Intel ME firmware force update jumper is moved from its default position, the Intel ME is forced to operate in a reduced minimal operating capacity. This jumper should only be used if the Intel ME firmware has gotten corrupted and requires reinstallation.

**Note:** The Intel ME image file is included in the system update packages (SUP) posted to Intel's download center website at <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>.

To use the Intel ME firmware force update jumper, perform the following steps:

- 1. Turn off the system
- 2. Remove the power cord(s).

**Note:** If the Intel ME force update jumper is moved with power connected to the system, the Intel ME will not operate properly.

- 3. Remove the system top cover.
- 4. Move the "ME FRC UPD" (J22) jumper from pins 1–2 (default) to pins 2–3 (force update position).
- 5. Reinstall the system top cover
- 6. Reattach the power cord(s).
- 7. Power on the system.
- 8. Boot to the EFI shell.
- 9. Change directories to the folder containing the update files.
- 10. Update the Intel ME firmware using the following command:

Sysfwupdt -u <version#>\_UpdateCapsule.bin

- 11. When the update has successfully completed, power off the system.
- 12. Remove the power cord(s).
- 13. Remove the system top cover.
- 14. Move the "ME FRC UPD" (J22) jumper back to pins 1–2 (default).
- 15. Reinstall the system top cover
- 16. Reattach the power cord(s)
- 17. Power on the system.

## 13.4 BMC Force Update Jumper (BMC FRC UPD - J20)

The BMC force update jumper is used to put the BMC in boot recovery mode for a low-level update. It causes the BMC to abort its normal boot process and stay in the boot loader without executing any Linux\* code. This jumper should only be used if the BMC firmware has become corrupted and requires reinstallation.

**Note:** The BMC image file is included in the SUP posted to Intel's download center website at <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>.

To use the BMC force update jumper, perform the following steps:

- 1. Turn off the system
- 2. Remove the power cord(s).

**Note:** If the BMC FRC UPD jumper is moved with power connected to the system, the BMC will not operate properly.

- 3. Remove the system top cover.
- 4. Move the "BMC FRC UPD" (J20) jumper from pins 1–2 (default) to pins 2–3 (force update position).
- 5. Reinstall the system top cover
- 6. Reattach the power cord(s).
- 7. Power on the system.
- 8. Boot to the EFI shell.
- 9. Change directories to the folder containing the update files.
- 10. Update the BMC firmware using the following command:

sysfwupdt.efi -u <filename.bin>

- 11. When the update has successfully completed, power off the system.
- 12. Remove the power cord(s).
- 13. Remove the system top cover.
- 14. Move the "BMC FRC UPD" (J20) jumper back to pins 1–2 (default).
- 15. Reattach the power cord(s)
- 16. Power on the system.
- 17. Boot to the EFI shell.
- 18. Change directories to the folder containing the update files.
- 19. Reinstall the board/system SDR data by running the FRUSDR utility.
- 20. After the SDRs have been loaded, reboot the server.

## 13.5 BIOS SVN Downgrade Jumper (BIOS\_SVN\_DG - J71)

The BIOS SVN Downgrade Jumper is labeled SNV\_BYPASS on the server board. When this jumper is moved from its default pin position (pins 1–2), it allows the server system firmware (including BIOS) in the PFR-controlled PCH capsule file to be downgraded to previous revisions. This jumper is used when there is a need for the server system to power on using previous revision BIOS.

**Caution:** Downgrading to an older version of BIOS may result in the loss of functionality and security features that are present in a later version but was not implemented in the older version.

**Caution:** When downgrading to an older version of BIOS, server systems may end up with a firmware stack combination that is not supported, and therefore could experience unpredictable behavior.

**Note:** Latest system update packages are included in the SUP posted to Intel's download center website at <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>

To use the Security Version Number (SVN) Bypass jumper, perform the following steps:

- 1. Turn off the system.
- 2. Remove the chassis top cover panels.
- 3. Remove the air duct, if needed.
- 4. Remove the riser assemblies from the system, if needed. Refer to the Intel<sup>®</sup> Server System M50CYP2UR Family Installation and Service Guide for instructions.
- 5. Using a tweezers, move the "BIOS\_SVN\_DG" (J71) jumper from pins 1–2 (default) to pins 2–3 (SVN Bypass).
- 6. Reinstall the riser assemblies, if needed.
- 7. Power on the system. The system automatically boots to the EFI shell.
- 8. Update the BIOS using the standard BIOS update instructions provided with the system update package.
- 9. After the BIOS update has successfully completed, power down the system.
- 10. Remove the riser assemblies from the module.
- 11. Using a tweezers, move the "BIOS\_SVN\_DG" (J71) jumper back to pins 1-2 (default).
- 12. Reinstall the riser assemblies, if needed.
- 13. Reinstall the air duct, if needed.
- 14. Reinstall the chassis top cover panels.
- 15. Power on the system. During POST, press **<F2>** to access the BIOS Setup utility to configure and save desired BIOS options.

## 13.6 BMC SVN Downgrade Switch (BMC\_SVN\_DG - S5)

When BMC SVN Downgrade Switch (switch 1) is moved from its default Off position to the On position, it allows the system BMC firmware in the PFR-controlled BMC capsule file to be downgraded to a lower Security Version Number (SVN). This switch is used when there is a need for the system to power on using BMC revision with lower SVN.

**Caution:** Downgrading to a BMC version with lower SVN may result in the loss of functionality and security features that are present in a higher SVN but were not implemented in the lower SVN.

**Caution:** When downgrading to an older version of BMC, modules may end up with a firmware stack combination that is not supported, and therefore could experience unpredictable behavior.

Caution: Switch 2 is for debug purposes and must not be changed from its default Off position.

**Note:** Latest system update packages are included in the SUP posted to Intel's download center website at <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>

To use the BMC\_SVN\_DG Downgrade switch, perform the following steps:

- 1. Remove the chassis top cover.
- 2. Remove the air duct, if needed.
- 3. Remove the riser assemblies from the system, if needed.
- 4. Using a tweezers, move "BMC\_SVN\_DG" (S5) switch 1 to the On position.
- 5. Reinstall the riser assemblies, if needed.
- 6. Reinstall the air duct, if needed.
- 7. Reinstall the chassis top cover.
- 8. Power on the system. The system automatically boots to the EFI shell.
- 9. Update the BIOS using the standard BIOS update instructions provided with the system update package.
- 10. After the BIOS update has successfully completed, power down the system.
- 11. Remove the riser assemblies from the module.
- 12. Remove the chassis top cover.
- 13. Remove the air duct, if needed.
- 14. Using a tweezers, move "BMC\_SVN\_DG" (S5) switch 1 back to the Off position.
- 15. Reinstall the riser assemblies, if needed.
- 16. Reinstall the air duct, if needed.
- 17. Reinstall the chassis top cover.
- 18. Power on the system. During POST, press **<F2>** to access the BIOS Setup utility to configure and save desired BIOS options.

# Appendix A. Getting Help

Available Intel support options with your Intel Server System:

1. 24x7 support through Intel's support webpage at <u>https://www.intel.com/content/www/us/en/support/products/1201/server-products.html</u>

Information available at the support site includes:

- Latest BIOS, firmware, drivers, and utilities
- Product documentation, setup, and service guides
- Full product specifications, technical advisories, and errata
- Compatibility documentation for memory, hardware add-in cards, and operating systems
- Server and chassis accessory parts list for ordering upgrades or spare parts
- A searchable knowledge base to search for product information throughout the support site

Quick Links:

| Use the following links for<br>support on Intel Server<br>Boards and Server<br>Systems                                                                                                                                                                                            | Download Center                                   | BIOS Support Page                           | Troubleshooting Boot Issue              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|-----------------------------------------|
|                                                                                                                                                                                                                                                                                   | http://www.intel.com/support/dow<br>nloadserversw | http://www.intel.com/support/server<br>bios | http://www.intel.com/support/tsbo<br>ot |
| Use the following links for<br>support on Intel® Data<br>Center Block (DCB)<br>Integrated Systems*<br>* Intel DCB comes pre-<br>populated with<br>processors, memory,<br>storage, and peripherals<br>based on how it was<br>ordered through the Intel<br>Configure to Order tool. | Download Center                                   | Technical Support Documents                 | Warranty and Support Info               |

- 2. If a solution cannot be found at Intel's support site, submit a service request via Intel's online service center at <a href="https://supporttickets.intel.com/servicecenter?lang=en-US">https://supporttickets.intel.com/servicecenter?lang=en-US</a>. In addition, you can also view previous support requests. (Login required to access previous support requests)
- 3. Contact an Intel support representative using one of the support phone numbers available at <u>https://www.intel.com/content/www/us/en/support/contact-support.html</u> (charges may apply).

Intel also offers Partner Alliance Program members <del>a</del>round-the-clock 24x7 technical phone support on Intel server boards, server chassis, server RAID controller cards, and Intel Server Management at <u>https://www.intel.com/content/www/us/en/partner-alliance/overview.html</u>

**Note:** The 24x7 support number is available after logging in to the Intel Partner Alliance website.

### Warranty Information

To obtain warranty information, visit <u>http://www.intel.com/p/en\_US/support/warranty</u>.

# Appendix B. Integration and Usage Tips

This appendix provides a list of useful information that is unique to the Intel Server Board M50CYP2SB and should be kept in mind while configuring your server system.

- When adding or removing components or peripherals from the server board, power cords must be disconnected from the server. With power applied to the server, standby voltages are still present even though the server board is powered off.
- The server boards support the 3<sup>rd</sup> Gen Intel Xeon Scalable processor family with a Thermal Design Power (TDP) of up to and including 270 Watts. Previous generations of the Intel Xeon processor and Intel Xeon Scalable processor families are not supported. Server systems using these server boards may or may not meet the TDP design limits of the server board. Validate the TDP limits of the server system before selecting a processor.
- Processors must be installed in order. CPU 0 must be populated for the server board to operate.
- Riser Card Slots #2 and #3 on the server board can only be used in dual processor configurations.
- The riser card slots are specifically designed to support riser cards only. Attempting to install a PCIe add-in card directly into a riser card slot on the server board may damage the server board, the add-in card, or both.
- For the best performance, the number of DDR4 DIMMs installed should be balanced across both processor sockets and memory channels.
- On the back edge of the server board, there are eight diagnostic LEDs that display a sequence of POST codes during the boot process. If the server board hangs during POST, the LEDs display the last POST event run before the hang.
- The system status LED is set to a steady amber color for all fatal errors that are detected during processor initialization. A steady amber system status LED indicates that an unrecoverable system failure condition has occurred.
- RAID partitions created using either Intel VMD cannot span across the two embedded SATA controllers. Only drives attached to a common SATA controller can be included in a RAID partition.
- The FRUSDR utility must be run as part of the initial platform integration process before it is deployed into a live operating environment. Once the initial FRU and SDR data is loaded on to the system, all subsequent system configuration changes automatically update SDR data using the BMC auto configuration feature, without having to run the FRUSDR utility again. However, to ensure that the latest sensor data is installed, the SDR data should be updated to the latest available as part of a planned system software update.
- Make sure that the latest system software is loaded on the server. This includes system BIOS, BMC firmware, Intel ME firmware and FRUSDR. The latest system software can be downloaded from <a href="http://downloadcenter.intel.com">http://downloadcenter.intel.com</a>.

# Appendix C. Post Code Diagnostic LED Decoder

As an aid in troubleshooting a system hang that occurs during a system POST process, the server board includes a bank of eight POST code diagnostic LEDs on the back edge of the server board.

During the system boot process, Memory Reference Code (MRC) and system BIOS execute several memory initialization and platform configuration routines, each of which is assigned a hex POST code number.

As each process is started, the given POST code number is displayed to the POST code diagnostic LEDs on the back edge of the server board.

During a POST system hang, the displayed POST code can be used to identify the last POST routine that was run before the error occurring, helping to isolate the possible cause of the hang condition.

Each POST code is represented by eight LEDs, four green LEDs and four amber LEDs. The POST codes are divided into two nibbles, an upper nibble and a lower nibble. The upper nibble bits are represented by amber diagnostic LEDs and the lower nibble bits are represented by green diagnostics LEDs. If the bit is set, the corresponding LED is lit. If the bit is clear, the corresponding LED is off. For each set of nibble bits, LED 0 represents the least significant bit (LSB) and LED 3 represents the most significant bit (MSB).



Figure 64. Server Board POST Diagnostic LEDs

Note: Diagnostic LEDs are best read and decoded when viewing the LEDs from the back of the system.

In the following example, the BIOS sends a value of AC to the diagnostic LED decoder. The LEDs are decoded as shown in the following table.

Table 45. POST Progress Code LED Example

|        |             |        | Jpper Nibble         | AMBER LED | S   | Lower Nibble GREEN LEDs |        |        |        |
|--------|-------------|--------|----------------------|-----------|-----|-------------------------|--------|--------|--------|
| LEDs   |             | MSB    |                      |           |     |                         |        |        | LSB    |
|        |             | LED #7 | LED #6 LED #5 LED #4 |           |     | LED #3                  | LED #2 | LED #1 | LED #0 |
|        |             | 8h     | 4h                   | 2h        | 1h  | 8h                      | 4h     | 2h     | 1h     |
| Status |             | ON     | OFF                  | ON        | OFF | ON                      | ON     | OFF    | OFF    |
| Read   | Binary      | 1      | 0                    | 1         | 0   | 1                       | 1      | 0      | 0      |
| Value  | Hexadecimal |        | А                    | h         |     |                         | c      | ĥ      |        |
|        | Result      |        |                      |           | A   | Ch                      |        |        |        |

Upper nibble bits = 1010b = **A**h; Lower nibble bits = 1100b = **C**h; the two Hex Nibble values are combined to create a single **AC**h POST Progress Code.

## C.1 Early POST Memory Initialization MRC Diagnostic Codes

Memory initialization at the beginning of POST includes multiple functions: discovery, channel training, validation that the DIMM population is acceptable and functional, initialization of the IMC and other hardware settings, and initialization of applicable RAS configurations.

The MRC progress codes are displayed to the diagnostic LEDs that show the execution point in the MRC operational path at each step.

| Post Code |    | Upper | Nibble | e  |    | Lower | Nibble | ;  | Description                                       |
|-----------|----|-------|--------|----|----|-------|--------|----|---------------------------------------------------|
| (Hex)     | 8h | 4h    | 2h     | 1h | 8h | 4h    | 2h     | 1h | Description                                       |
| BO        | 1  | 0     | 1      | 1  | 0  | 0     | 0      | 0  | Detect DIMM population                            |
| B1        | 1  | 0     | 1      | 1  | 0  | 0     | 0      | 1  | Set DDR4 frequency                                |
| B2        | 1  | 0     | 1      | 1  | 0  | 0     | 1      | 0  | Gather remaining SPD data                         |
| B3        | 1  | 0     | 1      | 1  | 0  | 0     | 1      | 1  | Program registers on the memory controller level  |
| B4        | 1  | 0     | 1      | 1  | 0  | 1     | 0      | 0  | Evaluate RAS modes and save rank information      |
| B5        | 1  | 0     | 1      | 1  | 0  | 1     | 0      | 1  | Program registers on the channel level            |
| B6        | 1  | 0     | 1      | 1  | 0  | 1     | 1      | 0  | Perform the JEDEC defined initialization sequence |
| B7        | 1  | 0     | 1      | 1  | 0  | 1     | 1      | 1  | Train DDR4 ranks                                  |
| 1         | 0  | 0     | 0      | 0  | 0  | 0     | 0      | 1  | Train DDR4 ranks                                  |
| 2         | 0  | 0     | 0      | 0  | 0  | 0     | 1      | 0  | Train DDR4 ranks – Read DQ/DQS training           |
| 3         | 0  | 0     | 0      | 0  | 0  | 0     | 1      | 1  | Train DDR4 ranks – Receive enable training        |
| 4         | 0  | 0     | 0      | 0  | 0  | 1     | 0      | 0  | Train DDR4 ranks – Write DQ/DQS training          |
| 5         | 0  | 0     | 0      | 0  | 0  | 1     | 0      | 1  | Train DDR4 ranks – DDR channel training done      |
| B8        | 1  | 0     | 1      | 1  | 1  | 0     | 0      | 0  | Initialize CLTT/OLTT                              |
| B9        | 1  | 0     | 1      | 1  | 1  | 0     | 0      | 1  | Hardware memory test and init                     |
| BA        | 1  | 0     | 1      | 1  | 1  | 0     | 1      | 0  | Execute software memory init                      |
| BB        | 1  | 0     | 1      | 1  | 1  | 0     | 1      | 1  | Program memory map and interleaving               |
| ВС        | 1  | 0     | 1      | 1  | 1  | 1     | 0      | 0  | Program RAS configuration                         |
| BE        | 1  | 0     | 1      | 1  | 1  | 1     | 1      | 0  | Execute BSSA RMT                                  |
| BF        | 1  | 0     | 1      | 1  | 1  | 1     | 1      | 1  | MRC is done                                       |

### Table 46. Memory Reference Code (MRC) Progress Codes

If a major memory initialization error occurs, preventing the system from booting with data integrity, a beep code is generated, the MRC displays a fatal error code on the diagnostic LEDs, and a system halt command is executed. Fatal MRC error halts do not change the state of the system status LED and they do not get logged as SEL events. Table 47 lists all MRC fatal errors that are displayed to the diagnostic LEDs.

**Note:** Fatal MRC errors display POST error codes that may be the same as BIOS POST progress codes displayed later in the POST process. The fatal MRC codes can be distinguished from the BIOS POST progress codes by the accompanying memory failure beep code of three long beeps as identified in Table 47.

| Post Code | U  | Jpper | Nibbl | e  | L  | ower | Nibbl | e  | Description                                                                                                                                                                                                                                                                                                                                                              |
|-----------|----|-------|-------|----|----|------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)     | 8h | 4h    | 2h    | 1h | 8h | 4h   | 2h    | 1h | Description                                                                                                                                                                                                                                                                                                                                                              |
| E8        | 1  | 1     | 1     | 0  | 1  | 0    | 0     | 0  | <ul> <li>No usable memory error</li> <li>01h = No memory was detected from SPD read, or invalid config that causes no operable memory.</li> <li>02h = Memory DIMMs on all channels of all sockets are disabled due to hardware memtest error.</li> <li>03h = No memory installed. All channels are disabled.</li> </ul>                                                  |
| E9        | 1  | 1     | 1     | 0  | 1  | 0    | 0     | 1  | Memory is locked by Intel TXT and is inaccessible                                                                                                                                                                                                                                                                                                                        |
| EA        | 1  | 1     | 1     | 0  | 1  | 0    | 1     | 0  | DDR4 channel training error<br>01h = Error on read DQ/DQS (Data/Data Strobe) init<br>02h = Error on Receive Enable<br>03h = Error on Write Leveling<br>04h = Error on write DQ/DQS (Data/Data Strobe                                                                                                                                                                     |
| EB        | 1  | 1     | 1     | 0  | 1  | 0    | 1     | 1  | Memory test failure<br>01h = Software memtest failure.<br>02h = Hardware memtest failed.                                                                                                                                                                                                                                                                                 |
| ED        | 1  | 1     | 1     | 0  | 1  | 1    | 0     | 1  | <ul> <li>DIMM configuration population error</li> <li>01h = Different DIMM types (RDIMM, LRDIMM) are detected installed in the system.</li> <li>02h = Violation of DIMM population rules.</li> <li>03h = The 3rd DIMM slot cannot be populated when QR DIMMs are installed.</li> <li>04h = UDIMMs are not supported.</li> <li>05h = Unsupported DIMM Voltage.</li> </ul> |
| EF        | 1  | 1     | 1     | 0  | 1  | 1    | 1     | 1  | Indicates a CLTT table structure error                                                                                                                                                                                                                                                                                                                                   |

### Table 47. Memory Reference Code (MRC) Fatal Error Codes

# C.2 BIOS POST Progress Codes

The following table provides a list of all POST progress codes.

### Table 48. POST Progress Codes

| Post          | ι ι       | Jpper I  | Vibble  |       |        | Lower | Nibbl | e  |                                                        |
|---------------|-----------|----------|---------|-------|--------|-------|-------|----|--------------------------------------------------------|
| Code<br>(Hex) | 8h        | 4h       | 2h      | 1h    | 8h     | 4h    | 2h    | 1h | Description                                            |
| Security      | -         |          |         |       | 0.1    |       |       |    |                                                        |
| 01            | 0         | 0        | 0       | 0     | 0      | 0     | 0     | 1  | First POST code after CPU reset                        |
| 02            | 0         | 0        | 0       | 0     | 0      | 0     | 1     | 0  | Microcode load begin                                   |
| 03            | 0         | 0        | 0       | 0     | 0      | 0     | 1     | 1  | CRAM initialization begin                              |
| 04            | 0         | 0        | 0       | 0     | 0      | 1     | 0     | 0  | PEI Cache When Disabled                                |
| 05            | 0         | 0        | 0       | 0     | 0      | 1     | 0     | 1  | SEC Core At Power On Begin.                            |
| 06            | 0         | 0        | 0       | 0     | 0      | 1     | 1     | 0  | Early CPU initialization during SEC Phase.             |
| Intel® UP     | l RC (Fu  | ully lev | verage  | witho | ut pla | tform | chang | e) |                                                        |
| A1            | 1         | 0        | 1       | 0     | 0      | 0     | 0     | 1  | Collect info such as SBSP, boot mode, reset type, etc. |
| A3            | 1         | 0        | 1       | 0     | 0      | 0     | 1     | 1  | Setup minimum path between SBSP and other sockets      |
| A6            | 1         | 0        | 1       | 0     | 0      | 1     | 1     | 0  | Sync up with PBSPs                                     |
| A7            | 1         | 0        | 1       | 0     | 0      | 1     | 1     | 1  | Topology discovery and route calculation               |
| A8            | 1         | 0        | 1       | 0     | 1      | 0     | 0     | 0  | Program final route                                    |
| A9            | 1         | 0        | 1       | 0     | 1      | 0     | 0     | 1  | Program final IO SAD setting                           |
| AA            | 1         | 0        | 1       | 0     | 1      | 0     | 1     | 0  | Protocol layer and other uncore settings               |
| AB            | 1         | 0        | 1       | 0     | 1      | 0     | 1     | 1  | Transition links to full speed operation               |
| AE            | 1         | 0        | 1       | 0     | 1      | 1     | 1     | 0  | Coherency settings                                     |
| AF            | 1         | 0        | 1       | 0     | 1      | 1     | 1     | 1  | KTI initialization done                                |
| Pre-EFI I     | nitializa | ation (F | PEI) PI | nase  |        |       |       |    |                                                        |
| 10            | 0         | 0        | 0       | 1     | 0      | 0     | 0     | 0  | PEI Core                                               |
| 11            | 0         | 0        | 0       | 1     | 0      | 0     | 0     | 1  | CPU PEIM                                               |
| 15            | 0         | 0        | 0       | 1     | 0      | 1     | 0     | 1  | Platform Type Init                                     |
| 19            | 0         | 0        | 0       | 1     | 1      | 0     | 0     | 1  | Platform PEIM Init                                     |
| Integrate     | ed I/O (I | llO) Pro | ogress  | Code  | s      |       |       |    |                                                        |
| EO            | 1         | 1        | 1       | 0     | 0      | 0     | 0     | 0  | lio Early Init Entry                                   |
| E1            | 1         | 1        | 1       | 0     | 0      | 0     | 0     | 1  | lio Pre-link Training                                  |
| E2            | 1         | 1        | 1       | 0     | 0      |       | 1     | 0  | lio EQ Programming                                     |
| E3            | 1         | 1        | 1       | 0     | 0      | 0     | 1     | 1  | lio Link Training                                      |
| E4            | 1         | 1        | 1       | 0     | 0      | 1     | 0     | 0  | Internal Use                                           |
| E5            | 1         | 1        | 1       | 0     | 0      | 1     | 0     | 1  | lio Early Init Exit                                    |
| E6            | 1         | 1        | 1       | 0     | 0      | 1     | 1     | 0  | lio Late Init Entry                                    |
| E7            | 1         | 1        | 1       | 0     | 0      | 1     | 1     | 1  | lio PCle Ports Init                                    |
| E8            | 1         | 1        | 1       | 0     | 1      | 0     | 0     | 0  | lio IOAPIC init                                        |
| E9            | 1         | 1        | 1       | 0     | 1      | 0     | 0     | 1  | lio VTD Init                                           |
| EA            | 1         | 1        | 1       | 0     | 1      | 0     | 1     | 0  | lio IOAT Init                                          |
| EB            | 1         | 1        | 1       | 0     | 1      | 0     | 1     | 1  | lio DXF Init                                           |
| EC            | 1         | 1        | 1       | 0     | 1      | 1     | 0     | 0  | lio NTB Init                                           |
| ED            | 1         | 1        | 1       | 0     | 1      | 1     | 0     | 1  | lio Security Init                                      |
| EE            | 1         | 1        | 1       | 0     | 1      | 1     | 1     | 0  | lio Late Init Exit                                     |
| EF            | 1         | 1        | 1       | 0     | 1      | 1     | 1     | 1  | lio ready to boot                                      |

| Post          | ι       | Jpper N | libble |        |         | Lower  | Nibbl  | e      |                                 |
|---------------|---------|---------|--------|--------|---------|--------|--------|--------|---------------------------------|
| Code<br>(Hex) | 8h      | 4h      | 2h     | 1h     | 8h      | 4h     | 2h     | 1h     | Description                     |
|               | gress C | odes –  | At thi | s poin | t the N | IRC PI | rogres | s Code | sequence is executed.           |
| 31            | 0       | 0       | 1      | 1      | 0       | 0      | 0      | 1      | Memory Installed                |
| 32            | 0       | 0       | 1      | 1      | 0       | 0      | 1      | 0      | CPU PEIM (CPU Init)             |
| 33            | 0       | 0       | 1      | 1      | 0       | 0      | 1      | 1      | CPU PEIM (Cache Init)           |
| 34            | 0       | 0       | 1      | 1      | 0       | 1      | 0      | 0      | CPU BSP Select                  |
| 35            | 0       | 0       | 1      | 1      | 0       | 1      | 0      | 1      | CPU AP Init                     |
| 36            | 0       | 0       | 1      | 1      | 0       | 1      | 1      | 0      | CPU SMM Init                    |
| 4F            | 0       | 1       | 0      | 0      | 1       | 1      | 1      | 1      | DXE IPL started                 |
| Memory        | Feature | -       |        |        |         |        |        |        |                                 |
| C1            | 1       | 1       | 0      | 0      | 0       | 0      | 0      | 1      | Memory POR check                |
| C2            | 1       | 1       | 0      | 0      | 0       | 0      | 1      | 0      | Internal Use                    |
| C3            | 1       | 1       | 0      | 0      | 0       | 0      | 1      | 1      | Internal Use                    |
| C4            | 1       | 1       | 0      | 0      | 0       | 1      | 0      | 0      | Internal Use                    |
| C5            | 1       | 1       | 0      | 0      | 0       | 1      | 0      | 1      | Memory Early Init               |
| C6            | 1       | 1       | 0      | 0      | 0       | 1      | 1      | 0      | Display DIMM info in debug mode |
| C7            | 1       | 1       | 0      | 0      | 0       | 1      | 1      | 1      | JEDEC Nvdimm training           |
| C9            | 1       | 1       | 0      | 0      | 1       | 0      | 0      | 1      | Setup SVL and Scrambling        |
| CA            | 1       | 1       | 0      | 0      | 1       | 0      | 1      | 0      | Internal Use                    |
| СВ            | 1       | 1       | 0      | 0      | 1       | 0      | 1<br>0 | 1<br>0 | Check RAS support Pmem ADR Init |
| CC<br>CD      | 1<br>1  | 1       | 0      | 0      | 1       | 1      | 0      | 1      | Internal Use                    |
| CD            | 1       | 1       | 0      | 0      | 1       | 1      | 1      | 0      | Memory Late Init                |
| CE            | 1       | 1       | 0      | 0      | 1       | '<br>1 | י<br>1 | 1      | Determine MRC boot mode         |
| D0            | 1       | 1       | 0      | 1      | 0       | 0      | 0      | 0      | MKTME Early Init                |
| D0            | 1       | 1       | 0      | 1      | 0       | 0      | 0      | 1      | SGX Early Init                  |
| D1<br>D2      | 1       | 1       | 0      | 1      | 0       | 0      | 1      | 0      | Memory Margin Test              |
| D3            | 1       | 1       | 0      | 1      | 0       | 0      | 1      | 1      | Internal Use                    |
| D5            | 1       | 1       | 0      | 1      | 0       | 1      | 0      | 1      | Internal Use                    |
| D6            | 1       | 1       | 0      | 1      | 0       | 1      | 1      | 0      | Offset Training Result          |
| Driver Ex     | ecution | n Envir | onmei  | nt (DX | E) Pha  | se     |        |        |                                 |
| 60            | 0       | 1       | 1      | 0      | 0       | 0      | 0      | 0      | DXE Core started                |
| 62            | 0       | 1       | 1      | 0      | 0       | 0      | 1      | 0      | DXE Setup Init                  |
| 68            | 0       | 1       | 1      | 0      | 1       | 0      | 0      | 0      | DXE PCI Host Bridge Init        |
| 69            | 0       | 1       | 1      | 0      | 1       | 0      | 0      | 1      | DXE NB Init                     |
| 6A            | 0       | 1       | 1      | 0      | 1       | 0      | 1      | 0      | DXE NB SMM Init                 |
| 70            | 0       | 1       | 1      | 1      | 0       | 0      | 0      | 0      | DXE SB Init                     |
| 71            | 0       | 1       | 1      | 1      | 0       | 0      | 0      | 1      | DXE SB SMM Init                 |
| 72            | 0       | 1       | 1      | 1      | 0       | 0      | 1      | 0      | DXE SB devices Init             |
| 78            | 0       | 1       | 1      | 1      | 1       | 0      | 0      | 0      | DXE ACPI Init                   |
| 79            | 0       | 1       | 1      | 1      | 1       | 0      | 0      | 1      | DXE CSM Init                    |
| 7D            | 0       | 1       | 1      | 1      | 1       | 1      | 0      | 1      | DXE Removable Media Detect      |
| 7E            | 0       | 1       | 1      | 1      | 1       | 1      | 1      | 0      | DXE Removable Media Detected    |
| 90            | 1       | 0       | 0      | 1      | 0       | 0      | 0      | 0      | DXE BDS started                 |
| 91            | 1       | 0       | 0      | 1      | 0       | 0      | 0      | 1      | DXE BDS connect drivers         |
| 92            | 1       | 0       | 0      | 1      | 0       | 0      | 1      | 0      | DXE PCI bus begin               |

| Post          | ι  | Jpper N | libble |    |    | Lower | Nibbl | е  |                                  |
|---------------|----|---------|--------|----|----|-------|-------|----|----------------------------------|
| Code<br>(Hex) | 8h | 4h      | 2h     | 1h | 8h | 4h    | 2h    | 1h | Description                      |
| 93            | 1  | 0       | 0      | 1  | 0  | 0     | 1     | 1  | DXE PCI Bus HPC Init             |
| 94            | 1  | 0       | 0      | 1  | 0  | 1     | 0     | 0  | DXE PCI Bus enumeration          |
| 95            | 1  | 0       | 0      | 1  | 0  | 1     | 0     | 1  | DXE PCI Bus resource requested   |
| 96            | 1  | 0       | 0      | 1  | 0  | 1     | 1     | 0  | DXE PCI Bus assign resource      |
| 97            | 1  | 0       | 0      | 1  | 0  | 1     | 1     | 1  | DXE CON_OUT connect              |
| 98            | 1  | 0       | 0      | 1  | 1  | 0     | 0     | 0  | DXE CON_IN connect               |
| 99            | 1  | 0       | 0      | 1  | 1  | 0     | 0     | 1  | DXE SIO Init                     |
| 9A            | 1  | 0       | 0      | 1  | 1  | 0     | 1     | 0  | DXE USB start                    |
| 9B            | 1  | 0       | 0      | 1  | 1  | 0     | 1     | 1  | DXE USB reset                    |
| 9C            | 1  | 0       | 0      | 1  | 1  | 1     | 0     | 0  | DXE USB detect                   |
| 9D            | 1  | 0       | 0      | 1  | 1  | 1     | 0     | 1  | DXE USB enable                   |
| A1            | 1  | 0       | 1      | 0  | 0  | 0     | 0     | 1  | DXE IDE begin                    |
| A2            | 1  | 0       | 1      | 0  | 0  | 0     | 1     | 0  | DXE IDE reset                    |
| A3            | 1  | 0       | 1      | 0  | 0  | 0     | 1     | 1  | DXE IDE detect                   |
| A4            | 1  | 0       | 1      | 0  | 0  | 1     | 0     | 0  | DXE IDE enable                   |
| A5            | 1  | 0       | 1      | 0  | 0  | 1     | 0     | 1  | DXE SCSI begin                   |
| A6            | 1  | 0       | 1      | 0  | 0  | 1     | 1     | 0  | DXE SCSI reset                   |
| A7            | 1  | 0       | 1      | 0  | 0  | 1     | 1     | 1  | DXE SCSI detect                  |
| A8            | 1  | 0       | 1      | 0  | 1  | 0     | 0     | 0  | DXE SCSI enable                  |
| AB            | 1  | 0       | 1      | 0  | 1  | 0     | 1     | 1  | DXE SETUP start                  |
| AC            | 1  | 0       | 1      | 0  | 1  | 1     | 0     | 0  | DXE SETUP input wait             |
| AD            | 1  | 0       | 1      | 0  | 1  | 1     | 0     | 1  | DXE Ready to Boot                |
| AE            | 1  | 0       | 1      | 0  | 1  | 1     | 1     | 0  | DXE Legacy Boot                  |
| AF            | 1  | 0       | 1      | 0  | 1  | 1     | 1     | 1  | DXE Exit Boot Services           |
| BO            | 1  | 0       | 1      | 1  | 0  | 0     | 0     | 0  | RT Set Virtual Address Map Begin |
| B1            | 1  | 0       | 1      | 1  | 0  | 0     | 0     | 1  | RT Set Virtual Address Map End   |
| B2            | 1  | 0       | 1      | 1  | 0  | 0     | 1     | 0  | DXE Legacy Option ROM init       |
| B3            | 1  | 0       | 1      | 1  | 0  | 0     | 1     | 1  | DXE Reset system                 |
| B4            | 1  | 0       | 1      | 1  | 0  | 1     | 0     | 0  | DXE USB Hot plug                 |
| B5            | 1  | 0       | 1      | 1  | 0  | 1     | 0     | 1  | DXE PCI BUS Hot plug             |
| B8            | 1  | 0       | 1      | 1  | 1  | 0     | 0     | 0  | PWRBTN Shutdown                  |
| B9            | 1  | 0       | 1      | 1  | 1  | 0     | 0     | 1  | SLEEP Shutdown                   |
| C0            | 1  | 1       | 0      | 0  | 0  | 0     | 0     | 0  | End of DXE                       |
| C7            | 1  | 1       | 0      | 0  | 0  | 1     | 1     | 1  | DXE ACPI Enable                  |
| 0             | 0  | 0       | 0      | 0  | 0  | 0     | 0     | 0  | Clear POST Code                  |
| S3 Resun      | •  | 1       | 1      | 0  |    | 0     | 0     | 0  | C2 Decume DFIM (C2 storted)      |
| E0            | 1  | 1       | 1      | 0  | 0  | 0     | 0     | 0  | S3 Resume PEIM (S3 started)      |
| E1            | 1  | 1       | 1      | 0  | 0  | 0     | 0     | 1  | S3 Resume PEIM (S3 boot script)  |
| E2            | 1  | 1       | 1      | 0  | 0  | 0     | 1     | 0  | S3 Resume PEIM (S3 Video Repost) |
| E3            | 1  | 1       | 1      | 0  | 0  | 0     | 1     | 1  | S3 Resume PEIM (S3 OS wake)      |

# Appendix D. Post Code Errors

Most error conditions encountered during POST are reported using POST error codes. These codes represent specific failures, warnings, or information. POST error codes may be displayed in the error manager display screen and are always logged to the System Event Log (SEL). Logged events are available to system management applications, including remote and Out of Band (OOB) management.

There are exception cases in early initialization where system resources are not adequately initialized for handling POST Error Code reporting. These cases are primarily fatal error conditions resulting from initialization of processors and memory, and they are handed by a diagnostic LED display with a system halt.

Table 49 lists the supported POST error codes. Each error code is assigned an error type that determines the action the BIOS takes when the error is encountered. Error types include minor, major, and fatal. The BIOS action for each is defined as follows:

- **Minor**: An error message may be displayed to the screen or to the BIOS Setup Error Manager and the POST error code is logged to the SEL. The system continues booting in a degraded state. The user may want to replace the erroneous unit. The "POST Error Pause" option setting in the BIOS Setup does not affect this error.
- **Major**: An error message is displayed to the Error Manager screen and an error is logged to the SEL. If the BIOS Setup option "Post Error Pause" is enabled, operator intervention is required to continue booting the system. If the BIOS Setup option "POST Error Pause" is disabled, the system continues to boot.

**Note:** For 0048 "Password check failed", the system halts and then, after the next reset/reboot, displays the error code on the Error Manager screen.

• Fatal: If the system cannot boot, POST halts and displays the following message: Unrecoverable fatal error found.System will not boot until the error is resolved. Press <F2> to enter setup.

When the <F2> key on the keyboard is pressed, the error message is displayed on the Error Manager screen and an error is logged to the system event log (SEL) with the POST error code. The system cannot boot unless the error is resolved. The faulty component must be replaced. The "POST Error Pause" option setting in the BIOS Setup does not have any effect on this error.

**Note:** The POST error codes in the following table are common to all current generation Intel server platforms. Features present on a given server board/system determine which of the listed error codes are supported.

### Table 49. POST Error Messages and Handling

| Error Code | Error Message                                                     | Action message                                                                                                                            | Туре      |
|------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 0012       | System RTC date/time not set                                      |                                                                                                                                           | Major     |
| 0048       | Password check failed                                             | Put right password.                                                                                                                       | Major     |
| 0140       | PCI component encountered a PERR error                            |                                                                                                                                           | Major     |
| 0141       | PCI resource conflict                                             |                                                                                                                                           | Major     |
| 0146       | PCI out of resources error                                        | Enable Memory Mapped I/O above 4<br>GB item at SETUP to use 64-bit MMIO.                                                                  | Major     |
| 0191       | Processor core/thread count mismatch detected                     | Use identical CPU type.                                                                                                                   | Fatal     |
| 0192       | Processor cache size mismatch detected                            | Use identical CPU type.                                                                                                                   | Fatal     |
| 0194       | Processor family mismatch detected                                | Use identical CPU type.                                                                                                                   | Fatal     |
| 0195       | Processor Intel(R) UPI link frequencies unable to synchronize     |                                                                                                                                           | Fata      |
| 0196       | Processor model mismatch detected                                 | Use identical CPU type.                                                                                                                   | Fata      |
| 0197       | Processor frequencies unable to synchronize                       | Use identical CPU type.                                                                                                                   | Fata      |
| 5220       | BIOS Settings reset to default settings                           |                                                                                                                                           | Majo      |
| 5221       | Passwords cleared by jumper                                       |                                                                                                                                           | ,<br>Majo |
| 5224       | Password clear jumper is Set                                      | Recommend reminding user to install<br>BIOS password as BIOS admin<br>password is the primary keys for<br>several BIOS security features. | Majo      |
| 8130       | CPU 0 disabled                                                    |                                                                                                                                           | Majo      |
| 8131       | CPU 1 disabled                                                    |                                                                                                                                           | Majo      |
| 8160       | CPU 0 unable to apply microcode update                            |                                                                                                                                           | Majo      |
| 8161       | CPU 1 unable to apply microcode update                            |                                                                                                                                           | Majo      |
| 8170       | CPU 0 failed Self-Test (BIST)                                     |                                                                                                                                           | Majo      |
| 8171       | CPU 1 failed Self-Test (BIST)                                     |                                                                                                                                           | Majo      |
| 8180       | CPU 0 microcode update not found                                  |                                                                                                                                           | Mino      |
| 8181       | CPU 1 microcode update not found                                  |                                                                                                                                           | Mino      |
| 8190       | Watchdog timer failed on last boot.                               |                                                                                                                                           | Majo      |
| 8198       | OS boot watchdog timer failure.                                   |                                                                                                                                           | Majo      |
| 8300       | Baseboard Management Controller failed self-test.                 |                                                                                                                                           | Majo      |
| 8305       | Hot Swap Controller failure                                       |                                                                                                                                           | Majo      |
| 83A0       | Management Engine (ME) failed self-test.                          |                                                                                                                                           | Majo      |
| 83A1       | Management Engine (ME) Failed to respond.                         |                                                                                                                                           | Majo      |
| 84F2       | Baseboard management controller failed to respond                 |                                                                                                                                           | Majo      |
| 84F3       | Baseboard Management Controller in Update Mode.                   |                                                                                                                                           | Majo      |
| 84F4       | Baseboard Management Controller Sensor Data Record empty.         | Update right SDR.                                                                                                                         | Majo      |
| 84FF       | System Event Log full                                             | Clear SEL through EWS or SELVIEW utility.                                                                                                 | Mino      |
| 85FC       | Memory component could not be configured in the selected RAS mode |                                                                                                                                           | Majo      |
| 8501       | Memory Population Error                                           | Plug DIMM at right population.                                                                                                            | Majo      |
| 8502       | PMem invalid DIMM population found on the system.                 | Populate valid POR PMem DIMM population.                                                                                                  | Majo      |
| 8520       | Memory failed test/initialization CPU0_DIMM_A1                    | Remove the disabled DIMM.                                                                                                                 | Majo      |
| 8521       | Memory failed test/initialization CPU0_DIMM_A2                    | Remove the disabled DIMM.                                                                                                                 | Majo      |
| 8522       | Memory failed test/initialization CPU0_DIMM_A3                    | Remove the disabled DIMM.                                                                                                                 | Majo      |

| y failed test/initialization CPU0_DIMM_B1<br>y failed test/initialization CPU0_DIMM_B2<br>y failed test/initialization CPU0_DIMM_B3<br>y failed test/initialization CPU0_DIMM_C1<br>y failed test/initialization CPU0_DIMM_C2<br>y failed test/initialization CPU0_DIMM_C3<br>y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3<br>y failed test/initialization CPU0_DIMM_F1 | Remove the disabled DIMM.         Remove the disabled DIMM. | Major<br>Major<br>Major<br>Major<br>Major<br>Major<br>Major<br>Major                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| y failed test/initialization CPU0_DIMM_B3<br>y failed test/initialization CPU0_DIMM_C1<br>y failed test/initialization CPU0_DIMM_C2<br>y failed test/initialization CPU0_DIMM_C3<br>y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                     | Remove the disabled DIMM.                                                                                                       | Major<br>Major<br>Major<br>Major<br>Major<br>Major<br>Major                                                                                                                                                                                                                                                                                      |
| y failed test/initialization CPU0_DIMM_C1<br>y failed test/initialization CPU0_DIMM_C2<br>y failed test/initialization CPU0_DIMM_C3<br>y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                  | Remove the disabled DIMM.                                                                                                                                                                           | Major<br>Major<br>Major<br>Major<br>Major<br>Major                                                                                                                                                                                                                                                                                               |
| y failed test/initialization CPU0_DIMM_C2<br>y failed test/initialization CPU0_DIMM_C3<br>y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                               | Remove the disabled DIMM.                                                                                                                                                                                                                                               | Major<br>Major<br>Major<br>Major<br>Major                                                                                                                                                                                                                                                                                                        |
| y failed test/initialization CPU0_DIMM_C3<br>y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                   | Major<br>Major<br>Major<br>Major                                                                                                                                                                                                                                                                                                                 |
| y failed test/initialization CPU0_DIMM_D1<br>y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                         | Remove the disabled DIMM.         Remove the disabled DIMM.         Remove the disabled DIMM.         Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                       | Major<br>Major<br>Major                                                                                                                                                                                                                                                                                                                          |
| y failed test/initialization CPU0_DIMM_D2<br>y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                                                                      | Remove the disabled DIMM.<br>Remove the disabled DIMM.<br>Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                   | Major<br>Major                                                                                                                                                                                                                                                                                                                                   |
| y failed test/initialization CPU0_DIMM_D3<br>y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Remove the disabled DIMM.<br>Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_E1<br>y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                  |
| y failed test/initialization CPU0_DIMM_E2<br>y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                  |
| y failed test/initialization CPU0_DIMM_E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>B 1 1 1 1 1 1 1 1 1 1</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Major                                                                                                                                                                                                                                                                                                                                            |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_F1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_F2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_F3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0 DIMM G1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_G2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0 DIMM G3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_H1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_H2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU0_DIMM_H3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_A1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_B1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_B2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_C1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y failed test/initialization CPU1_DIMM_C2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0_DIMM_A1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0 DIMM A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0 DIMM A3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0_DIMM_B1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0 DIMM B2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| y disabled.CPU0_DIMM_B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Remove the disabled DIMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                  |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Major<br>Major                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | y disabled.CPU0_DIMM_C1<br>y disabled.CPU0_DIMM_C2<br>y disabled.CPU0_DIMM_C3<br>y disabled.CPU0_DIMM_D1<br>y disabled.CPU0_DIMM_D2<br>y disabled.CPU0_DIMM_D3<br>y disabled.CPU0_DIMM_E1<br>y disabled.CPU0_DIMM_E2<br>y disabled.CPU0_DIMM_E3<br>py disabled.CPU0_DIMM_E1                                                                                                                                                                                                                                           | y disabled.CPU0_DIMM_C2Remove the disabled DIMM.y disabled.CPU0_DIMM_C3Remove the disabled DIMM.y disabled.CPU0_DIMM_D1Remove the disabled DIMM.y disabled.CPU0_DIMM_D2Remove the disabled DIMM.y disabled.CPU0_DIMM_D3Remove the disabled DIMM.y disabled.CPU0_DIMM_E1Remove the disabled DIMM.y disabled.CPU0_DIMM_E2Remove the disabled DIMM. |

| Error Code           | Error Message                                                                | Action message            | Туре  |
|----------------------|------------------------------------------------------------------------------|---------------------------|-------|
| 8550                 | Memory disabled.CPU0_DIMM_F2                                                 | Remove the disabled DIMM. | Major |
| 8551                 | Memory disabled.CPU0_DIMM_F3                                                 | Remove the disabled DIMM. | Major |
| 8552                 | Memory disabled.CPU0_DIMM_G1                                                 | Remove the disabled DIMM. | Major |
| 8553                 | Memory disabled.CPU0_DIMM_G2                                                 | Remove the disabled DIMM. | Major |
| 8554                 | Memory disabled.CPU0_DIMM_G3                                                 | Remove the disabled DIMM. | Major |
| 8555                 | Memory disabled.CPU0_DIMM_H1                                                 | Remove the disabled DIMM. | Major |
| 8556                 | Memory disabled.CPU0_DIMM_H2                                                 | Remove the disabled DIMM. | Major |
| 8557                 | Memory disabled.CPU0_DIMM_H3                                                 | Remove the disabled DIMM. | Major |
| 8558                 | Memory disabled.CPU1_DIMM_A1                                                 | Remove the disabled DIMM. | Major |
| 8559                 | Memory disabled.CPU1_DIMM_A2                                                 | Remove the disabled DIMM. | Major |
| 855A                 | Memory disabled.CPU1_DIMM_A3                                                 | Remove the disabled DIMM. | Major |
| 855B                 | Memory disabled.CPU1 DIMM B1                                                 | Remove the disabled DIMM. | Major |
| 855C                 | Memory disabled.CPU1 DIMM B2                                                 | Remove the disabled DIMM. | Major |
| 855D                 | Memory disabled.CPU1 DIMM B3                                                 | Remove the disabled DIMM. | Major |
| 855E                 | Memory disabled.CPU1 DIMM C1                                                 | Remove the disabled DIMM. | Major |
| 855F<br>(Go to 85D0) | Memory disabled.CPU1_DIMM_C2                                                 | Remove the disabled DIMM. | Major |
| 8560                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_A1  |                           | Major |
| 8561                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_A2  |                           | Major |
| 8562                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_A3  |                           | Major |
| 8563                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_B1  |                           | Major |
| 8564                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_B2  |                           | Major |
| 8565                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_B3  |                           | Major |
| 8566                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_C1  |                           | Major |
| 8567                 | Memory encountered a Serial Presence Detection (SPD)<br>failure.CPU0_DIMM_C2 |                           | Major |
| 8568                 | Memory encountered a Serial Presence Detection (SPD)<br>failure.CPU0_DIMM_C3 |                           | Major |
| 8569                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_D1  |                           | Major |
| 856A                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_D2  |                           | Major |
| 856B                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_D3  |                           | Major |
| 856C                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_E1  |                           | Major |
| 856D                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_E2  |                           | Major |
| 856E                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_E3  |                           | Major |
| 856F                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_F1  |                           | Major |

| Error Code           | Error Message                                                                                    | Action message                                         | Туре           |
|----------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------|
| 8570                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_F2                      |                                                        | Major          |
| 8571                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_F3                      |                                                        | Major          |
| 8572                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_G1                      |                                                        | Major          |
| 8573                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_G2                      |                                                        | Major          |
| 8574                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_G3                      |                                                        | Major          |
| 8575                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_H1                      |                                                        | Major          |
| 8576                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_H2                      |                                                        | Major          |
| 8577                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU0_DIMM_H3                      |                                                        | Major          |
| 8578                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_A1                      |                                                        | Major          |
| 8579                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_A2                      |                                                        | Major          |
| 857A                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_A3                      |                                                        | Major          |
| 857B                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_B1                      |                                                        | Major          |
| 857C                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_B2                      |                                                        | Major          |
| 857D                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_B3                      |                                                        | Major          |
| 857E                 | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_C1                      |                                                        | Major          |
| 857F<br>(Go to 85E0) | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_C2                      |                                                        | Major          |
| 85C0                 | Memory failed test/initialization CPU1_DIMM_C3                                                   | Remove the disabled DIMM.                              | Majo           |
| 85C1                 | Memory failed test/initialization CPU1_DIMM_D1                                                   | Remove the disabled DIMM.                              | Major          |
| 85C2                 | Memory failed test/initialization CPU1_DIMM_D2                                                   | Remove the disabled DIMM.                              | Major          |
| 85C3                 | Memory failed test/initialization CPU1_DIMM_D3                                                   | Remove the disabled DIMM.                              | Major          |
| 85C4                 | Memory failed test/initialization CPU1_DIMM_E1                                                   | Remove the disabled DIMM.                              | Major          |
| 85C5                 | Memory failed test/initialization CPU1_DIMM_E2                                                   | Remove the disabled DIMM.                              | Major          |
| 85C6                 | Memory failed test/initialization CPU1_DIMM_E3                                                   | Remove the disabled DIMM.                              | Majo           |
| 85C7                 | Memory failed test/initialization CPU1_DIMM_F1                                                   | Remove the disabled DIMM.                              | Majo           |
| 85C8                 | Memory failed test/initialization CPU1_DIMM_F2                                                   | Remove the disabled DIMM.                              | Major          |
| 85C9                 | Memory failed test/initialization CPU1_DIMM_F3                                                   | Remove the disabled DIMM.                              | Major          |
| 85CA                 | Memory failed test/initialization CPU1_DIMM_G1                                                   | Remove the disabled DIMM.                              | Major          |
| 85CB<br>85CC         | Memory failed test/initialization CPU1_DIMM_G2<br>Memory failed test/initialization CPU1_DIMM_G3 | Remove the disabled DIMM.<br>Remove the disabled DIMM. | Majoi<br>Majoi |
| 85CD                 | Memory failed test/initialization CPU1_DIMM_G3                                                   | Remove the disabled DIMM.                              | Majoi          |
| 85CD<br>85CE         | Memory failed test/initialization CPU1_DIMM_H1<br>Memory failed test/initialization CPU1_DIMM_H2 | Remove the disabled DIMM.                              | Major          |
| 85CF                 | Memory failed test/initialization CPU1_DIMM_H2<br>Memory failed test/initialization CPU1_DIMM_H3 | Remove the disabled DIMM.                              | Major          |
| 85D0                 | Memory disabled.CPU1_DIMM_C3                                                                     | Remove the disabled DIMM.                              | Major          |
| 0300                 | Memory disabled.CPU1_DIMM_C3                                                                     | Remove the disabled DIMM.                              | Major          |

| Error Code | Error Message                                                                 | Action message            | Туре  |
|------------|-------------------------------------------------------------------------------|---------------------------|-------|
| 85D2       | Memory disabled.CPU1_DIMM_D2                                                  | Remove the disabled DIMM. | Major |
| 85D3       | Memory disabled.CPU1_DIMM_D3                                                  | Remove the disabled DIMM. | Major |
| 85D4       | Memory disabled.CPU1_DIMM_E1                                                  | Remove the disabled DIMM. | Major |
| 85D5       | Memory disabled.CPU1_DIMM_E2                                                  | Remove the disabled DIMM. | Major |
| 85D6       | Memory disabled.CPU1_DIMM_E3                                                  | Remove the disabled DIMM. | Major |
| 85D7       | Memory disabled.CPU1 DIMM F1                                                  | Remove the disabled DIMM. | Major |
| 85D8       | Memory disabled.CPU1_DIMM_F2                                                  | Remove the disabled DIMM. | Major |
| 85D9       | Memory disabled.CPU1 DIMM F3                                                  | Remove the disabled DIMM. | Major |
| 85DA       | Memory disabled.CPU1 DIMM G1                                                  | Remove the disabled DIMM. | Major |
| 85DR       | Memory disabled.CPU1 DIMM G2                                                  | Remove the disabled DIMM. | Major |
| 85DC       | Memory disabled.CPU1 DIMM G3                                                  | Remove the disabled DIMM. | Major |
| 85DD       | Memory disabled.CPU1_DIMM_H1                                                  | Remove the disabled DIMM. | Major |
| 85DE       | Memory disabled.CPU1_DIMM_H2                                                  | Remove the disabled DIMM. |       |
|            |                                                                               |                           | Major |
| 85DF       | Memory disabled.CPU1_DIMM_H3                                                  | Remove the disabled DIMM. | Major |
| 85E0       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_C3   |                           | Majo  |
| 85E1       | Memory encountered a Serial Presence Detection (SPD) failure. CPU1_DIMM_D1    |                           | Majo  |
| 85E2       | Memory encountered a Serial Presence Detection (SPD) failure.CPU1_DIMM_D2     |                           | Majo  |
| 85E3       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_D3   |                           | Majo  |
| 85E4       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_E1   |                           | Majo  |
| 85E5       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1 DIMM E2   |                           | Majo  |
| 85E6       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1 DIMM E3   |                           | Majo  |
| 85E7       | Memory encountered a Serial Presence Detection (SPD)<br>failure.CPU1_DIMM_F1  |                           | Majo  |
| 85E8       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_F2   |                           | Majo  |
| 85E9       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_F3   |                           | Majo  |
| 85EA       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1 DIMM G1   |                           | Majo  |
| 85EB       | Memory encountered a Serial Presence Detection (SPD)<br>failure. CPU1_DIMM_G2 |                           | Majo  |
| 85EC       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_G3   |                           | Majo  |
| 85ED       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_H1   |                           | Majo  |
| 85EE       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_H2   |                           | Majo  |
| 85EF       | Memory encountered a Serial Presence Detection(SPD)<br>failure.CPU1_DIMM_H3   |                           | Majo  |
| 8604       | POST Reclaim of non-critical NVRAM variables                                  |                           | Mino  |
| 8605       | BIOS Settings are corrupted                                                   |                           | Majo  |
|            | NVRAM variable space was corrupted and has been                               |                           | Majo  |
| 8606       | reinitialized                                                                 |                           |       |

| Error Code | Error Message                                                                                                                                            | Action message                                 | Туре  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------|
| 8607       | Recovery boot has been initiated.<br><b>Note:</b> The Primary BIOS image may be corrupted or the system may hang during POST. A BIOS update is required. |                                                | Fatal |
| A100       | BIOS ACM Error                                                                                                                                           |                                                | Major |
| A421       | PCI component encountered a SERR error                                                                                                                   |                                                | Fatal |
| A5A0       | PCI Express component encountered a PERR error                                                                                                           |                                                | Minor |
| A5A1       | PCI Express component encountered an SERR error                                                                                                          |                                                | Fatal |
| A6A0       | DXE Boot Services driver: Not enough memory available to shadow a Legacy Option ROM.                                                                     | Disable OpRom at SETUP to save runtime memory. | Minor |

## D.1 POST Error Beep Codes

The following table lists the POST error beep codes. Prior to system video initialization, the BIOS uses these beep codes to inform users on error conditions. The beep code is followed by a user-visible code on the POST progress LEDs.

### Table 50. POST Error Beep Codes

| Beeps                    | Error Message      | POST Progress Code | Description                                                                                         |  |
|--------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------|--|
| 1 short                  | USB device action  | N/A                | Short beep sounded whenever USB device is discovered in POST or inserted or removed during runtime. |  |
| 3 short                  | Memory error       | Multiple           | System halted because a fatal error related to the memory was detected.                             |  |
| 3 long<br>and 1<br>short | CPU mismatch error | E5, E6             | System halted because a fatal error related to the CPU family/core/cache mismatch was detected.     |  |

The integrated BMC may generate beep codes upon detection of failure conditions. Beep codes are sounded each time the problem is discovered, such as on each power-up attempt, but are not sounded continuously. Codes that are common across all Intel server boards and systems that use same generation chipset are listed in the following table. Each digit in the code is represented by a sequence of beeps whose count is equal to the digit.

### Table 51. Integrated BMC Beep Codes

| Code    | Reason for Beep                                                                                                                                                          | Associated Sensors                             |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 1-5-2-1 | No CPUs installed or first CPU socket is empty                                                                                                                           | CPU Missing Sensor                             |
| 1-5-2-4 | MSID mismatch occurs if a processor is installed into a system board that has incompatible power capabilities.                                                           | MSID Mismatch Sensor                           |
| 1-5-4-2 | DC power unexpectedly lost (power good dropout) – Power unit sensors report power unit failure offset.                                                                   | Power fault                                    |
| 1-5-4-4 | Power control fault (power good assertion timeout).                                                                                                                      | Power unit – soft power control failure offset |
| 1-5-1-2 | VR Watchdog Timer sensor assertion                                                                                                                                       | VR Watchdog Timer                              |
| 1-5-1-4 | The system does not power on or unexpectedly power off and a power supply unit (PSU) is present that is an incompatible model with one or more other PSUs in the system. | PS Status                                      |

## D.2 Processor Initialization Error Summary

The following table describes mixed processor conditions and actions for all Intel server boards and Intel server systems designed with the Intel Xeon Scalable processor family architecture. The errors fall into one of the following categories:

• Fatal: If the system cannot boot, POST halts and delivers the following error message to the BIOS Setup Error Manager screen:

```
Unrecoverable fatal error found. System will not boot until the error is resolved Press <F2> to enter setup
```

When the <F2> key is pressed, the error message is displayed on the BIOS Setup Error Manager screen and an error is logged to the system event log (SEL) with the POST error code.

The "POST Error Pause" option setting in the BIOS Setup does not affect this error.

If the system is not able to boot, the system generates a beep code consisting of three long beeps and one short beep. The system cannot boot unless the error is resolved. The faulty component must be replaced.

The system status LED is set to a steady amber color for all fatal errors that are detected during processor initialization. A steady amber system status LED indicates that an unrecoverable system failure condition has occurred.

- **Major**: An error message is displayed to the Error Manager screen and an error is logged to the SEL. If the BIOS Setup option "Post Error Pause" is enabled, operator intervention is required to continue booting the system. If the BIOS Setup option "POST Error Pause" is disabled, the system continues to boot.
- **Minor**: An error message may be displayed to the screen or to the BIOS Setup Error Manager and the POST error code is logged to the SEL. The system continues booting in a degraded state. The user may want to replace the erroneous unit. The "POST Error Pause" option setting in the BIOS Setup does not affect this error.

| Error                                             | Severity | System Action when BIOS Detects the Error Condition                                                                                                                                                                                                                                                                             |  |
|---------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Processor family<br>not identical                 | Fatal    | <ul> <li>Halts at POST code 0xE6.</li> <li>Halts with three long beeps and one short beep.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied.</li> </ul>                                                                                                                    |  |
| Processor model<br>not identical                  | Fatal    | <ul> <li>Logs the POST error code into the SEL.</li> <li>Alerts the BMC to set the system status LED to steady amber.</li> <li>Displays 0196: Processor model mismatch detected message in the error manager.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied.</li> </ul> |  |
| Processor<br>cores/threads not<br>identical       | Fatal    | <ul> <li>Halts at POST code 0xE5.</li> <li>Halts with three long beeps and one short beep.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied.</li> </ul>                                                                                                                    |  |
| Processor cache or<br>home agent not<br>identical | Fatal    | <ul> <li>Halts at POST code 0xE5.</li> <li>Halts with three long beeps and one short beep.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied.</li> </ul>                                                                                                                    |  |

#### Table 52. Mixed Processor Configurations Error Summary

| Error                                                        | Severity | System Action when BIOS Detects the Error Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                              | Fatal    | <ul> <li>If the frequencies for all processors can be adjusted to be the same:</li> <li>Adjusts all processor frequencies to the highest common frequency.</li> <li>Does not generate an error – this is not an error condition.</li> <li>Continues to boot the system successfully.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Processor<br>frequency (speed)<br>not identical              |          | <ul> <li>If the frequencies for all processors cannot be adjusted to be the same:</li> <li>Logs the POST error code into the SEL.</li> <li>Alerts the BMC to set the system status LED to steady amber.</li> <li>Does not disable the processor.</li> <li>Displays 0197: Processor speeds unable to synchronize message in the error manager.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Processor<br>Intel® UPI link<br>frequencies not<br>identical | Fatal    | <ul> <li>If the link frequencies for all Intel<sup>®</sup> Ultra Path Interconnect (Intel<sup>®</sup> UPI) links can be adjusted to be the same:</li> <li>Adjusts all Intel UPI interconnect link frequencies to highest common frequency.</li> <li>Does not generate an error – this is not an error condition.</li> <li>Continues to boot the system successfully.</li> <li>If the link frequencies for all Intel UPI links cannot be adjusted to be the same:</li> <li>Logs the POST error code into the SEL.</li> <li>Alerts the BMC to set the system status LED to steady amber.</li> <li>Does not disable the processor.</li> <li>Displays 0195: Processor Intel<sup>®</sup> UPII link frequencies unable to synchronize message in the error manager.</li> <li>Takes fatal error action (see above) and does not boot until the fault condition is remedied.</li> </ul> |  |
| Processor<br>microcode update<br>failed                      | Major    | <ul> <li>Logs the POST error code into the SEL.</li> <li>Displays 816x: Processor 0x unable to apply microcode update message in the error manager or on the screen.</li> <li>Takes major error action. The system may continue to boot in a degraded state, depending on the "POST Error Pause" setting in setup, or may halt with the POST error code in the error manager waiting for operator intervention.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Processor<br>microcode update<br>missing                     | Minor    | <ul> <li>Logs the POST error code into the SEL.</li> <li>Displays 818x: Processor 0x microcode update not found message in the error manager or on the screen.</li> <li>The system continues to boot in a degraded state, regardless of the "POST Error Pause" setting in setup.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

# Appendix E. Statement of Volatility

The tables in this section are used to identify the volatile and non-volatile memory components of the Intel Server Board M50CYP2SB1U and M50CYP2SBSTD.

The tables provide the following data for each identified component.

- **Component Type**: Three types of components are on the server board assembly:
  - **Non-volatile**: Non-volatile memory is persistent and is not cleared when power is removed from the system. Non-volatile memory must be erased to clear data. The exact method of clearing these areas varies by the specific component. Some areas are required for normal operation of the server, and clearing these areas may render the server board inoperable
  - Volatile: Volatile memory is cleared automatically when power is removed from the system.
  - **Battery powered RAM**: Battery powered RAM is similar to volatile memory but is powered by a battery on the server board. Data in battery powered RAM is persistent until the battery is removed from the server board.
- **Size**: Size of each component in bits, kilobits (Kbits), megabits (Mbits), bytes, kilobytes (KB), or megabytes (MB).
- **Board Location**: Board location is the physical location of each component corresponding to information on the server board silkscreen.
- User Data: The flash components on the server board do not store user data from the operating system. No operating system level data is retained in any listed components after AC power is removed. The persistence of information written to each component is determined by its type as described in the table.

Each component stores data specific to its function. Some components may contain passwords that provide access to that device's configuration or functionality. These passwords are specific to the device and are unique and unrelated to operating system passwords. The specific components that may contain password data are:

- BIOS: The server board BIOS provides the capability to prevent unauthorized users from configuring BIOS settings when a BIOS password is set. This password is stored in BIOS flash and is only used to set BIOS configuration access restrictions.
- BMC: The server board supports an Intelligent Platform Management Interface (IPMI) 2.0 conformant baseboard management controller (BMC). The BMC provides health monitoring, alerting and remote power control capabilities for the Intel server board. The BMC does not have access to operating system level data.

The BMC supports the capability for remote software to connect over the network and perform health monitoring and power control. This access can be configured to require authentication by a password. If configured, the BMC maintains user passwords to control this access. These passwords are stored in the BMC flash.

The Intel Server Board M50CYP2SB includes several components that can be used to store data. A list of those components is included in the following table.

| Component Type | Size                              | <b>Board Location</b> | User Data | Name       |
|----------------|-----------------------------------|-----------------------|-----------|------------|
| Non-Volatile   | 64 MB                             | U4                    | No        | BIOS Flash |
| Non-Volatile   | 128 MB                            | U3                    | No        | BMC Flash  |
| Non-Volatile   | UFM 1,376 Kb<br>M9K Memory 378 Kb | U39                   | No        | FPGA       |
| Volatile       | 4Gb                               | U21                   | No        | BMC SDRAM  |

### **Table 53. Server Board Components**

# **Appendix F. Connectors and Headers**

### Table 54. Connectors and Headers

| Гуре     | Description                                                                    | Manufacturer                                                                                                                                   | Manufacturer Part<br>Number                |
|----------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Power    | 50 Pin, PSU connector                                                          | Amphenol* ICC (FCI)                                                                                                                            | 10035388-102LF                             |
| Power    | 2x2 Pin, 12 V connector for Midplane, add-in card                              | Lotes*<br>Foxconn* Interconnect Technology<br>Limited                                                                                          | ABA-POW-003-Y88<br>HM3502E-HS7             |
| Power    | 2x6 Pin, 12 V connector for HSBP                                               | 2x6 Pin, 12 V connector for HSBP       Lotes*         Foxconn* Interconnect Technology       Limited         Wieson* Technologies company, LTD |                                            |
| ı/o      | VGA connector                                                                  | Foxconn* Interconnect Technology<br>Limited                                                                                                    | DZ11A57-H8R3-4F                            |
| I/O      | RJ45 connector                                                                 | Amphenol* ICC (FCI)                                                                                                                            | RJMG2018361A1EH                            |
| I/O      | USB connector                                                                  | Foxconn* Interconnect Technology<br>Limited<br>TE Connectivity (PREV Tyco Electronics                                                          | UEA11123-4HK3-4H                           |
| I/O      | Serial Connector (RJ45)                                                        | Foxconn* Interconnect Technology<br>Limited                                                                                                    | JMP1N07-RKM01-4H                           |
| I/O      | 26 Pin FPC connector for front USB panel interface                             | Hirose* Electric (U.S.A.), Inc.                                                                                                                | FH34SRJ-26S-0.5SH                          |
| I/O      | 26 Pin FPC connector for front panelHirose* Electric (U.S.A.), Inc.LED buttons |                                                                                                                                                | FH34SRJ-26S-0.5SH                          |
| Storage  | SlimSAS connectors                                                             | Amphenol* FCI                                                                                                                                  | U10DH3825002T                              |
| I/O      | 4 Pin internal USB 2.0 connector                                               | Pin internal USB 2.0 connector Foxconn* Interconnect Technology<br>Limited                                                                     |                                            |
| I/O      | 10 Pin serial B DH-10 connector                                                | Wieson* Technologies company, LTD                                                                                                              | G2120C888-019H                             |
| I/O      | 5 Pin, I <sup>2</sup> C connector                                              | Joint Tech Electronic Industrial company, Ltd.                                                                                                 | A2506WV-05P                                |
| Fan      | 4 Pin, CPU Fan connector                                                       | Foxconn* Electronics Inc.<br>Molex* Connector Corporation<br>Wieson* Technologies company, LTD                                                 | HF2704E-M1<br>47053-1000<br>G2366C888-007H |
| Fan      | 8 Pin, 1U Fan connector                                                        | Foxconn* Interconnect Technology<br>Limited                                                                                                    | HLH2047-LF00D-4H                           |
| Fan      | 6 Pin, 2U Fan connector                                                        | Lotes*                                                                                                                                         | ABA-WAF-050-Y37                            |
| Firmware | 2x6 Pin, SPI TPM, Plug, 1.27 mm, Black, 10u" Au                                | Amphenol* FCI<br>Wieson* Technologies company, LTD                                                                                             | 20021221-00312C4LF<br>G2124C888-004H-H     |

# **Appendix G. Sensors**

The following figure provides the location of the sensors on the Intel Server Board M50CYP2SB1U and M50CYP2SBSTD. The following table provides a list of the sensors.



Note: The numbers in the figure are hexadecimal numbers.

Figure 65. Server Board Sensor Map

### Table 55. Available Sensors Monitored by the BMC

| Sensor # | Sensor Name                                                       |
|----------|-------------------------------------------------------------------|
| 2Bh      | Hot-swap Backplane 3 Temperature<br>(HSBP 3 Temp)                 |
| 47h      | P0 DIMM VR Mgn 1                                                  |
| 48h      | P0 DIMM VR Mgn 2                                                  |
| 49h      | P1 DIMM VR Mgn 1                                                  |
| 4Ah      | P1 DIMM VR Mgn 2                                                  |
| 20h      | Baseboard Temperature 1<br>(BB P1 VR Temp)                        |
| 23h      | Baseboard Temperature 2<br>(BB P2 VR Temp)                        |
| 63h      | P0 VR Ctrl Temp                                                   |
| 64h      | P0 VR Mgn                                                         |
| 65h      | P1 VR Ctrl Temp                                                   |
| 66h      | P1 VR Mgn                                                         |
| BOh      | Processor 1 DIMM Aggregate Thermal Margin 1<br>(DIMM Thrm Mrgn 1) |
| B1h      | Processor 1 DIMM Aggregate Thermal Margin 2<br>(DIMM Thrm Mrgn 2) |
| B2h      | Processor 1 DIMM Aggregate Thermal Margin 3<br>(DIMM Thrm Mrgn 3) |
| B3h      | Processor 1 DIMM Aggregate Thermal Margin 4<br>(DIMM Thrm Mrgn 4) |
| B4h      | Processor 2 DIMM Aggregate Thermal Margin 1<br>(DIMM Thrm Mrgn 5) |
| B5h      | Processor 2 DIMM Aggregate Thermal Margin 2<br>(DIMM Thrm Mrgn 6) |
| B6h      | Processor 2 DIMM Aggregate Thermal Margin 3<br>(DIMM Thrm Mrgn 7) |
| B7h      | Processor 2 DIMM Aggregate Thermal Margin 4<br>(DIMM Thrm Mrgn 8) |
| 83h      | P0 D1 DTS Th Mgn                                                  |
| 84h      | P0 D2 DTS Th Mgn                                                  |
| 88h      | P1 D1 DTS Th Mgn                                                  |
| 89h      | P1 D2 DTS Th Mgn                                                  |
| 5Ch      | Power Supply 1 Temperature<br>(PS1 Temperature)                   |
| 5Dh      | Power Supply 2 Temperature<br>(PS2 Temperature)                   |
| A8h      | PHI 1 Thermal Margin<br>(PHI 1 Margin)                            |
| A9h      | PHI 2 Thermal Margin<br>(PHI 2 Margin)                            |

| Sensor # | Sensor Name                                  |
|----------|----------------------------------------------|
| 2Ch      | PCI Riser 1Temperature<br>(Riser 1 Temp)     |
| 60h      | M2 Left Margin                               |
| 61h      | M2 Right Margin                              |
| 22h      | SSB Temperature<br>(SSB Temp)                |
| 24h      | Baseboard Temperature 3<br>(BB BMC Temp)     |
| 25h      | Baseboard Temperature 3<br>(BB M.2 Temp)     |
| 26h      | Baseboard Temperature 5<br>(BB OCP Temp)     |
| 27h      | Baseboard Temperature 4<br>(BB Rt Rear Temp) |
| 2Dh      | PCI Riser 2 Temperature<br>(Riser 2 Temp)    |
| 2Fh      | PCI Riser 3 Temperature<br>(Riser 3 Temp)    |

# Appendix H. Server Board Installation and Component Replacement

This appendix provides general information necessary to install the server board into a server chassis. The system integrator should reference and follow all available system assembly instructions provided by the chassis manufacturer for full system assembly instructions.

This appendix also provides instructions for processor and memory replacement. Replacement instructions for all other system options should be provided by the chassis or system manufacturer.

# Safety Warnings

**Heed safety instructions:** Before working with your server product, whether you are using this guide or any other resource as a reference, pay close attention to the safety instructions. You must adhere to the assembly instructions in this guide to ensure and maintain compliance with existing product certifications and approvals. Use only the described, regulated components specified in this guide. Use of other products/components will void the UL listing and other regulatory approvals of the product and will most likely result in noncompliance with product regulations in one or more regions in which the product is sold.

**System power on/off:** The power button DOES NOT turn off the system AC power. To remove power from the system, you must unplug the AC power cord. Make sure the AC power cord is unplugged before you open the chassis, add, or remove any components.

Hazardous conditions, devices and cables: Hazardous electrical conditions may be present on power, telephone, and communication cables. Turn off the server and disconnect the power cord, telecommunications systems, networks, and modems attached to the server before opening it. Otherwise, personal injury or equipment damage can result.

**Installing or removing jumpers:** A jumper is a small plastic encased conductor that slips over two jumper pins. Some jumpers have a small tab on top that you can grip with your fingertips or with a pair of fine needle nosed pliers. If your jumpers do not have such a tab, take care when using needle nosed pliers to remove or install a jumper; grip the narrow sides of the jumper with the pliers, never the wide sides. Gripping the wide sides can damage the contacts inside the jumper, causing intermittent problems with the function controlled by that jumper. Take care to grip with, but not squeeze, the pliers or other tool you use to remove a jumper, or you may bend or break the pins on the board.

### Electrostatic Discharge (ESD)

Electrostatic discharge can damage the computer or the components within it. ESD can occur without the user feeling a shock while working inside the system chassis or while improperly handling electronic devices like processors, memory or other storage devices, and add-in cards.



Intel recommends that the following steps be taken when performing any procedures described within this document or while performing service to any computer system.

• Where available, all system integration and/or service should be performed at a properly equipped ESD workstation

- Wear ESD protective gear like a grounded antistatic wrist strap, sole grounders, and/or conductive shoes
- Wear an anti-static smock or gown to cover any clothing that may generate an electrostatic charge
- Remove all jewelry
- Disconnect all power cables and cords attached to the server before performing any integration or service
- Touch any unpainted metal surface of the chassis before performing any integration or service
- Hold all circuit boards and other electronic components by their edges only
- After removing electronic devices from the system or from their protective packaging, place them component side up on to a grounded anti-static surface or conductive workbench pad. Do not place electronic devices on to the outside of any protective packaging.

## H.1 Server Board Installation Guidelines

This section provides general guidelines and recommendations for installing the server board into a server chassis. However, Intel highly recommends that system integrators follow all installation guidelines and instructions provided by the chassis manufacturer when integrating the server board into the chosen chassis. In the following figure, the red circles represent the mounting hole locations.



Ref #: CYP10600

Figure 66. Server Board Mounting Hole Locations

This server board conforms to the industry standard extended ATX (EATX) form factor. This form factor should be considered when selecting a server chassis to mount the server board into.

Server boards and server chassis that conform to the EATX form factor will share compatible mounting features that match the server board mounting holes to fastener locations on the chassis base plate.

Server chassis may use different methods for securing the server board to the chassis. The selected chassis may have integrated mounting features or they may include separate mounting stand-offs that must be installed.

The following illustration identifies possible mounting options that can be used.



Figure 67. Possible Server Board Mounting Options

For mounting options that require the server board to be secured to the chassis using screws, Intel recommends tightening the screws using a torque or pneumatic screwdriver. The recommended torque setting is dependent on the screw type used. See the following table.

### Table 56. Server Board Mounting Screw Torque Requirements

| Screw Size | Torque Value | Tolerance ± |
|------------|--------------|-------------|
| 6–32       | 8 in-lb      | 1           |
| М3         | 5 in-lb      | 1           |

The chosen chassis may or may not have a back panel with matching I/O port cut-outs to accommodate the rear I/O connectors found on the back edge of the server board.



Figure 68. Server Board Rear I/O Connectors

Most extended ATX server chassis will include a standard sized cut-out on the back panel that allows for an I/O shield to be installed. Should the I/O shield be necessary, it must be installed into the chassis before the installation of the server board.



Figure 69. Rear I/O Shield Placement

## H.2 Processor Replacement Instructions

Processors are part of an assembly referred to as a PHM (Processor Heat sink Module). A PHM consists of a processor, a processor carrier clip, and the processor heat sink that is preassembled into a single module before placement onto the processor socket assembly on the server board. The PHM concept reduces the risk of damaging pins within the processor socket during the replacement process.

The system may use 1U (Low-profile) or 2U size processor heat sinks. The following procedures can be applied to either option. The following procedure applies to processor heat sinks that are used by Intel for use in its server systems. If the processor heat sink is different from the heat sink depicted in the following procedures, then Intel recommends following the processor replacement procedures included within documentation supplied with the chosen non-Intel server system.

#### **Components Required:**

- New matching 3<sup>rd</sup> Gen Intel Xeon processor Scalable processor + included shipping tray
- Existing processor carrier clip
- New processor heat sink or existing processor heat sink + new thermal interface material (TIM)

### Note: Heat sinks are shipped pre-installed with TIM type Honeywell\* PTM7000.

### **Required Tools and Supplies**

- Anti-static wrist strap, an ESD safe workbench, and other anti-ESD precautions (recommended)
- ESD Gloves (recommended)
- T-30 Torx\* screwdriver

### Average Time to Complete: ~10+ minutes

#### **Procedure Prerequisites**

• The system must be powered off and AC Power cord(s) disconnected.

**Caution:** Fin edges of the processor heat sink are very sharp. Intel recommends wearing thin ESD protective gloves when handling the PHM during the following procedures.

**Caution:** Processor heat sinks are easily damaged if handled improperly. See the following image for proper handling.



### Figure 70. Processor Heat Sink Handling

## H.2.1 Processor Heat Sink Module (PHM) and Processor Removal



Figure 71. PHM Assembly Removal from Processor Socket

- 1. Power off the system and disconnect the power cable(s).
- 2. Remove the system top cover, if needed.
- 3. Remove the air duct, if needed.
- 4. Ensure all four heat sink anti-tilt wires are in the outward position (see Letter A).
- 5. Then fully unscrew all four heat sink fasteners in any order (see Letter B).
- 6. Set all four anti-tilt wires on the heat sink to the inward position (see Letter C).
- 7. Lift the PHM straight up off the server board (see Letter D).
- 8. After removing the PHM, visually inspect that the socket is free of damage or contamination.

**Caution:** If debris is observed, blow it away gently. Do not use tweezers or any other hard tools to remove the debris.

9. If not replacing the processor, reinstall the socket cover.



### Figure 72. Reinstall the Socket Cover

- Squeeze the finger grips at each end of the cover (see Letter A in above figure) and carefully lower the cover on the socket (see Letter B), then release finger grips.
- Ensure socket cover is locked in place.

**Caution:** Do not press the center of the socket cover.



Figure 73. Processor Removal from PHM Assembly

- 10. Place the PHM, bottom side up, on a flat surface.
- 11. While holding down the PHM, rotate the lever (see Letter A) from left to right until the processor lifts from the processor carrier clip.
- 12. While holding the processor carrier clip, carefully lift the processor and slide it out of the processor carrier clip (see Letter B).



Figure 74. Processor Carrier Clip Removal from PHM Assembly

- 13. Return the lever to the original position (see Letter C).
- 14. Unlatch the tab on each corner of the processor carrier clip and lift the clip up to remove the processor carrier clip from the heat sink (see Letter D).

## H.2.2 PHM and Processor Installation

To properly assemble the PHM and install it to the server board, the procedures described in the following sections must be followed in the order specified. These instructions assume that all the PHM components are new and the Thermal Interface Material (TIM) is already applied to the bottom of the heat sink.

## H.2.2.1 Processor Heat Sink Module (PHM) Assembly

**Caution:** Wear ESD gloves to prevent electrostatic damage and oxidation or foreign material on processor package and land pads.

**Note:** The label on the heat sink refers to PHM installation onto the server board. It does not refer to the PHM assembly process.



Figure 75. Installing Processor Carrier Clip onto Processor – Part 1

- 1. Place the processor carrier clip on top of the processor while it is still on the tray.
- 2. Ensure that the Pin 1 indicator on the processor carrier clip is aligned with the Pin 1 indicator of the processor.



### Figure 76. Installing Processor Carrier Clip onto Processor – Part 2

3. Gently press down on two opposite sides at a time of the processor carrier clip until it clicks into place.



#### Figure 77. Removing Heat Sink from its Packaging

4. Remove the heat sink from its packaging. To avoid damage to the heat sink, grasp it by its narrower top and bottom edges.



Figure 78. Processor Heat Sink Anti-tilt Wires in the Outward Position

- 5. Set the anti-tilt wires to the outward position.
- 6. Turn the heat sink over and place it bottom side up on a flat surface.
- 7. Remove the plastic protective film from the Thermal Interface Material (TIM).



Figure 79. Pin 1 Indicator of Processor Carrier Clip

8. Align Pin 1 indicator of processor carrier clip with the corner cut-out on the heat sink.

**Note:** For the standard 2U or 1U heat sink, there are two cut-out corners; either can be used to align Pin 1 indicators.

- 9. Gently press down the heat sink onto the processor carrier clip until it clicks into place.
- 10. Ensure that all four heat sink corners are securely latched to the carrier clip tabs.

## H.2.2.2 Processor Installation

**Caution:** Do not touch the socket pins. The pins inside the processor socket are extremely sensitive. A damaged processor socket may produce unpredictable system errors.



Figure 80. Socket Protective Cover Removal

- 1. Remove the protective cover by squeezing the finger grips (see Letter A) and pulling the cover up (see Letter B).
- 2. Ensure that the socket is free of damage or contamination before installing the PHM.

Caution: If debris is observed, blow it away gently. Do not remove it manually, such as with tweezers.



Figure 81. PHM Alignment with Socket Assembly

3. Align Pin 1 indicators of the processor carrier clip and processor with Pin 1 indicator on the bolster plate.

**Caution:** Processor socket pins are delicate and bend easily. Use extreme care when placing the PHM onto the processor socket. Do not drop it.



Figure 82. PHM Installation onto Server Board

- 4. Set all four anti-tilt wires on the heat sink to the inward position (see Letter A).
- 5. Holding the PHM horizontally, carefully lower it on to the bolster plate's alignment pins (see Letter B).
- 6. Set all four anti-tilt wires on the heat sink to the outward position (see Letter C).



Figure 83. Tighten Heat Sink Fasteners

- 7. Tighten the heat sink fasteners using a T30 Torx\* screwdriver to 8 in-lb. No specific sequence is needed for tightening.
- 8. Reinstall the air duct, if needed.
- 9. Reinstall system top cover, if needed.

**Important:** Do not install a processor heat sink on an empty socket. Also, only install a socket cover on an empty socket.

### H.3 DIMM / Intel<sup>®</sup> Optane<sup>™</sup> PMem Replacement Instructions

#### **Required Tools and Supplies**

- Anti-static wrist strap and conductive workbench pad (recommended)
- Replacement equivalent memory module

**Average Time to Complete:** ~ 5 minutes (Complete Intel Optane PMem replacement and setup will be longer).

#### **Procedure Prerequisites**

• Memory modules are NOT hot-swappable. The system must be powered down and unplugged from the AC power source before replacing a faulty memory module from the system.

Instructions to physically replace a DDR4 DIMM or an Intel Optane PMem 200 series module are the same. For the following procedure, Standard DDR4 DIMMs and Intel Optane PMem devices are commonly referred to as "memory module".



Figure 84. Memory Module Removal

- 1. Identify and locate the faulty memory module.
- 2. Ensure that the ejection tabs of adjacent memory slots are fully closed.
- 3. Open the ejection tabs at both ends of the selected memory slot (see Letter A). The memory module will lift out from the memory slot.
- 4. Holding the memory module by its edges, lift it away from the slot (see Letter B).



146

- 5. Ensure that the ejection tabs at both ends of the memory slot are pushed outward to the open position (see Letter A).
- 6. Carefully unpack the replacement memory module, taking care to only handle the device by its outer edges.
- 7. Align the notch at the bottom edge of the memory module with the key in the memory slot (see Letter B).
- 8. Insert the memory module into the memory slot.
  - Using even pressure along the top edge, push down on the memory module (see Letter C) until the ejection tabs of the memory slot snap into place (see Letter D).
- 9. Ensure that the ejection tabs are firmly in place (see Letter E).

**Note:** Replacing Intel Optane PMem devices requires additional steps to enable and configure them. Refer to the appropriate Intel Optane PMem documentation to complete the installation process for these devices.

# Appendix I. Supported Intel<sup>®</sup> Server Systems

The Intel Server Board M50CYP2SB is designed to be integrated into high density 1U and 2U rack mount server chassis. Intel server systems in this server board family include the Intel Server System M50CYP2UR and the Intel Server Systems M50CYP1UR. The sections below provide a high-level overview of the features associated with each. For additional product information, refer to the Technical Product Specification, Integration and Service Guide, Product Family Configuration Guide, and other marketing material available for each of these server families. These documents can be downloaded from the Intel website.

### I.1 Intel<sup>®</sup> Server System M50CYP2UR Family



#### Figure 86. Intel<sup>®</sup> Server System M50CYP2UR Family

#### Table 57. Intel<sup>®</sup> Server System M50CYP2UR Family Features

| Feature           | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Chassis Type      | 2U rack mount chassis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Server Board      | Intel® Server Board M50CYP2SBSTD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Processor Support | <ul> <li>Dual Socket-P4 LGA4189</li> <li>Supported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor family SKUs:         <ul> <li>Intel® Xeon® Platinum 8300 processor</li> <li>Intel® Xeon® Gold 6300 processor</li> <li>Intel® Xeon® Gold 5300 processor</li> <li>Intel® Xeon® Silver 4300 processor</li> <li>Note: Supported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor SKUs must Not end in (H), (L), (U), (Q), or (M). All other processor SKUs are supported.</li> </ul> </li> <li>Intel® UPI links: up to three at 11.2 GT/s (Platinum and Gold families) or up to two at 10.4 GT/s (Silver family)</li> <li>Note: Previous generation Intel Xeon processor and Intel Xeon Scalable processor families are not supported.</li> </ul> |  |  |

| Feature                                                      | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Maximum Supported<br>Processor Thermal<br>Design Power (TDP) | <ul> <li>3<sup>rd</sup> Gen Intel Xeon Scalable processors up to 270 W.</li> <li>Note: The maximum supported processor TDP depends on system configuration.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| PCH Chipset                                                  | <ul> <li>Intel<sup>®</sup> C621A Platform Controller Hub (PCH) chipset</li> <li>Embedded features enabled on this server board:         <ul> <li>SATA III support</li> <li>USB 3.0 support</li> <li>PCIe 3.0 support</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Memory Support                                               | <ul> <li>32 DIMM slots</li> <li>32 DIMM slots per processor, eight memory channels per processor</li> <li>Two DIMMs per channel</li> <li>Registered DDR4 (RDIMM), 3DS-RDIMM, Load Reduced DDR4 (LRDIMM), 3DS-LRDIMM<br/>Note: 3DS = 3 Dimensional Stacking</li> <li>All DDR4 DIMMs must support ECC</li> <li>Intel® Optane™ persistent memory 200 series</li> <li>Memory capacity <ul> <li>Up to 6 TB per processor (processor SKU dependent)</li> </ul> </li> <li>Memory data transfer rates <ul> <li>Up to 3200 MT/s at one or two DIMMs per channel (processor SKU dependent)</li> </ul> </li> <li>DDR4 standard voltage of 1.2 V</li> </ul> |  |  |
| System Fans                                                  | <ul> <li>Six managed 60 mm hot swap capable system fans</li> <li>Integrated fans included with each installed power supply module</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Power Supply<br>Options                                      | <ul> <li>The server system can have up to two power supply modules installed, supporting the following power configurations: 1+0, 1+1 redundant power, and 2+0 combined power.</li> <li>Three power supply options:</li> <li>AC 1300 W Titanium</li> <li>AC 1600 W Titanium</li> <li>AC 2100 W Platinum</li> </ul>                                                                                                                                                                                                                                                                                                                              |  |  |
| Onboard Network<br>Support                                   | Provided by optional Open Compute Project (OCP*) adapter support. See below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Open Compute<br>Project* (OCP*)<br>Adapter Support           | <ul> <li>Server board x16 PCIe* 4.0 OCP 3.0 Mezzanine connector (Small Form-Factor) slot supports the following Intel accessory options:</li> <li>Dual port, RJ45, 10/1 GbE - iPC- X710T2LOCPV3</li> <li>Quad port, SFP+ DA, 4x 10 GbE - iPC- X710DA4OCPV3</li> <li>Dual Port, QSFP28 100/50/25/10 GbE - iPC- E810CQDA2OCPV3</li> <li>Dual Port, SFP28 25/10 GbE - iPC-E810XXVDA2OCPV3</li> </ul>                                                                                                                                                                                                                                               |  |  |

| Feature                 | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Riser Card Support      | Concurrent support for up to three riser cards with support for up to eight PCle add-in cards. In the<br>below description FH = Full Height, FL = Full Length, HL =Half Length, LP = Low Profile.<br><b>Riser Slot #1</b><br>• Riser Slot #1 supports x32 PCle lanes, routed from CPU 0<br>• PCle 4.0 support for up to 64 GB/S<br><b>Riser Slot #1 supports the following Intel Riser Card options:</b><br>• Two PCle slot riser card supporting<br>One FH/HL double-width slot (x16 electrical, x16 mechanical) +<br>One FH/HL single-width slot (x16 electrical, x16 mechanical) +<br>One FH/FL single-width slot (x16 electrical, x16 mechanical) +<br>One FL/FL single-width slot (x16 electrical, x16 mechanical) +<br>Two x8 PCle NVME SIImSAS* connectors, each with a re-timer. iPC – CYP2URISER1RTM<br><b>Riser Slot #2</b><br>• Riser Slot #2 supports x32 PCle lanes, routed from CPU 1<br>• PCle 4.0 support for up to 64 GB/S<br><b>Riser Slot #2 supports the following Intel Riser Card options:</b><br>• Two PCle slot riser card supporting<br>One FH/FL double-width slot (x16 electrical, x16 mechanical) +<br>One FH/FL single-width slot (x6 electrical, x16 mechani |
| PCIe* NVMe* Support     | <ul> <li>Support for up to 10 PCIe NVMe Interconnects         <ul> <li>Eight server board SlimSAS connectors, four per processor</li> <li>Two M.2 NVMe/SATA connectors</li> </ul> </li> <li>Additional NVMe support through select Riser Card options</li> <li>Intel® Volume Management Device (Intel® VMD) 2.0 support</li> <li>Intel® Virtual RAID on CPU 7.5 (Intel® VROC 7.5) support using one of the three types of VROC keys (available as an Intel accessory option)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Video Support           | <ul> <li>Integrated 2D video controller</li> <li>128 MB of DDR4 video memory</li> <li>One VGA DB-15 external connector in the back</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Onboard SATA<br>Support | <ul> <li>10 x SATA III ports (6 Gb/s, 3 Gb/s and 1.5 Gb/s transfer rates supported)</li> <li>Two M.2 connectors – SATA/PCIe</li> <li>Two 4-port Mini-SAS HD (SFF-8643) connectors</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| USB Support             | <ul> <li>Three USB 3.0 connectors on the back panel</li> <li>One USB 3.0 and one USB 2.0 connector on the front panel</li> <li>One USB 2.0 internal Type-A connector</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Feature                                          | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Serial Support                                   | <ul> <li>One external RJ-45 Serial Port A connector on the back panel</li> <li>One internal DH-10 Serial Port B header for optional front or rear serial port support. The port follows DTK pinout specifications.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Front Drive Bay<br>Options                       | <ul> <li>8 x 2.5" SAS/SATA/NVMe hot swap drive bays</li> <li>16 x 2.5" SAS/SATA/NVMe hot swap drive bays</li> <li>24 x 2.5" SAS/SATA/NVMe hot swap drive bays</li> <li>12 x 3.5" SAS/SATA hot swap drive bays (supports up to 4 NVMe drives)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Server Management                                | <ul> <li>Integrated Baseboard Management Controller (BMC)</li> <li>Intelligent Platform Management Interface (IPMI) 2.0 compliant</li> <li>Redfish* compliant</li> <li>Support for Intel® Data Center Manager (Intel® DCM)</li> <li>Support for Intel® Server Debug and Provisioning Tool (Intel® SDP Tool)</li> <li>Support for Intel® Server Management Software</li> <li>Dedicated server board RJ45 1 GbE management port</li> <li>Intel® Light-Guided Diagnostics</li> </ul>                                                                                                                                           |  |  |
| Server Management<br>Processor (SMP)             | <ul> <li>ASPEED* AST2500 Advanced PCIe Graphics and Remote Management Processor</li> <li>Embedded features enabled on this server board:         <ul> <li>Baseboard Management Controller (BMC)</li> <li>2D Video Graphics Adapter</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| System Configuration<br>and Recovery<br>Jumpers  | <ul> <li>BIOS load defaults</li> <li>BIOS Password clear</li> <li>Intel® Management Engine firmware force update Jumper</li> <li>BMC force update</li> <li>BIOS_SVN Downgrade</li> <li>BMC_SVN Downgrade</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Security Support                                 | <ul> <li>For more information, see the Intel® Server Board M50CYP2SB Technical Product Specification (TPS).</li> <li>Intel® Platform Firmware Resilience (Intel® PFR) technology with an I<sup>2</sup>C interface</li> <li>Intel® Software Guard Extensions (Intel® SGX)</li> <li>Intel® CBnT – Converged Intel® Boot Guard and Trusted Execution Technology (Intel® TXT)</li> <li>Intel® Total Memory Encryption (Intel® TME)</li> <li>Trusted platform module 2.0 (Rest of World) – iPC J33567-151 (accessory option)</li> <li>Trusted platform module 2.0 (China Version) – iPC J12350-150 (accessory option)</li> </ul> |  |  |
| Supported Rack<br>Mount Kit Accessory<br>Options | CYPHALFEXTRAIL –Value Rack Mount Rail Kit<br>CYPFULLEXTRAIL – Premium Rail Kit with cable management arm (CMA) support<br>AXXCMA2 – Cable Management Arm (supports CYPFULLEXTRAIL only)                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| BIOS                                             | Unified Extensible Firmware Interface (UEFI)-based BIOS (legacy boot not supported)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

### I.2 Intel<sup>®</sup> Server System M50CYP1UR Family



#### Figure 87. Intel<sup>®</sup> Server System M50CYP1UR Family

#### Table 58. Intel<sup>®</sup> Server System M50CYP1UR Family Features

| Feature                                 | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Chassis Type                            | 1U rack mount chassis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Server Board                            | Intel® Server Board M50CYP2SB1U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Processor Support                       | <ul> <li>Dual Socket-P4 LGA4189</li> <li>Supported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor family SKUs:         <ul> <li>Intel® Xeon® Platinum 8300 processor</li> <li>Intel® Xeon® Gold 6300 processor</li> <li>Intel® Xeon® Gold 5300 processor</li> <li>Intel® Xeon® Gold 5300 processor</li> <li>Intel® Xeon® Silver 4300 processor</li> <li>Intel® Xeon® Silver 4300 processor</li> <li>Note: Supported 3<sup>rd</sup> Gen Intel® Xeon® Scalable processor SKUs must Not end in (H), (L), (U), (Q), or (M). All other processor SKUs are supported.</li> <li>Intel® UPI links: up to three at 11.2 GT/s (Platinum and Gold families) or up to two at 10.4 GT/s (Silver family)</li> </ul> </li> <li>Note: Previous generation Intel Xeon processor and Intel Xeon Scalable processor families are not</li> </ul> |  |  |
| Maximum Supported                       | <ul> <li>supported.</li> <li>3<sup>rd</sup> Gen Intel Xeon Scalable processors up to 270 W.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Processor Thermal<br>Design Power (TDP) | Note: The maximum supported processor TDP depends on system configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| PCH Chipset                             | <ul> <li>Intel<sup>®</sup> C621A Platform Controller Hub (PCH) chipset</li> <li>Embedded features enabled on this server board:         <ul> <li>SATA III support</li> <li>USB 3.0 support</li> <li>PCIe 3.0 support</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |

| Feature                                            | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Memory Support                                     | <ul> <li>32 DIMM slots <ul> <li>16 DIMM slots per processor, eight memory channels per processor</li> <li>Two DIMMs per channel</li> </ul> </li> <li>Registered DDR4 (RDIMM), 3DS-RDIMM, Load Reduced DDR4 (LRDIMM), 3DS-LRDIMM <ul> <li>Note: 3DS = 3 Dimensional Stacking</li> </ul> </li> <li>All DDR4 DIMMs must support ECC</li> <li>Intel® Optane™ persistent memory 200 series</li> <li>Memory capacity <ul> <li>Up to 6 TB per processor (processor SKU dependent)</li> </ul> </li> <li>Memory data transfer rates <ul> <li>Up to 3200 MT/s at one or two DIMMs per channel (processor SKU dependent)</li> </ul> </li> <li>DDR4 standard voltage of 1.2V</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| System Fans                                        | <ul> <li>Eight managed 40 mm hot swap capable system fans</li> <li>Integrated fans included with each installed power supply module</li> <li>Note: System fan redundancy is supported on specific system configurations.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Power Supply<br>Options                            | <ul> <li>The server system can have up to two power supply modules installed, supporting the following power configurations: 1+0, 1+1 redundant power, and 2+0 combined power.</li> <li>Two power supply options:</li> <li>AC 1300 W Titanium</li> <li>AC 1600 W Titanium</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Server Board<br>Network Support                    | See optional Open Compute Project (OCP*) adapter support below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Open Compute<br>Project* (OCP*)<br>Adapter Support | <ul> <li>Onboard x16 PCIe* 4.0 OCP 3.0 Mezzanine connector (Small Form-Factor) supports the following Intel accessory options:</li> <li>Dual port, RJ45, 10/1 GbE, - iPC- X710T2LOCPV3</li> <li>Quad port, SFP+ DA, 4x 10 GbE - iPC- X710DA4OCPV3</li> <li>Dual Port, QSFP28 100/50/25/10 GbE - iPC- E810CQDA2OCPV3</li> <li>Dual Port, SFP28 25/10 GbE - iPC-E810XXVDA2OCPV3</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Riser Card Support                                 | Concurrent support for up to four riser cards, including one PCle Interposer riser card with support for<br>up to three PCle add-in cards. In the below description HL = Half Length, LP = Low Profile.<br><b>Riser Slot #1:</b><br>• Riser Slot #1 supports x16 PCle lanes routed from CPU 0<br>• PCle 4.0 support for up to 32 GB/s<br><b>Riser Slot #1 supports the following Intel Riser Card option:</b><br>• One PCle slot riser card supporting<br>One LP/HL, single-width slot (x16 electrical, x16 mechanical) iPC – CYP1URISER1STD<br><b>Riser Slot #2:</b><br>• Riser Slot #2 supports x24 PCle lanes routed from CPU 1<br>• PCle 4.0 support for up to 32 GB/s<br><b>Riser Slot #2 supports the following Intel Riser Card options:</b><br>• One PCle slot riser card supporting<br>One LP/HL, single-width slot (x16 electrical, x16 mechanical) iPC – CYP1URISER1STD<br><b>Riser Slot #2 supports the following Intel Riser Card options:</b><br>• One PCle slot riser card supporting<br>One LP/HL, single-width slot (x16 electrical, x16 mechanical) iPC – CYP1URISER2STD<br>• NVMe* riser card supporting<br>One LP/HL, single-width slot (x16 electrical, x16 mechanical) iPC – CYP1URISER2STD<br>• NVMe* riser card supporting<br>One LP/HL, single-width slot (x16 electrical, x16 mechanical) +<br>One x8 PCle NVMe SlimSAS* connector with re-timer. Included in iPC – CYP1URISER2KIT<br><b>PCIe Interposer Riser Slot (requires PCIe riser card in Riser Slot #2)</b><br>• PCle Interposer Riser Slot supports the PCle interposer riser card as an accessory option. This card<br>supports one PCle add-in card (x8 electrical, x8 mechanical). The PCle interposer riser card can be<br>used only when it is connected to the PCle NVMe riser card in Riser Slot #2. The interposer card uses<br>x8 PCle data lanes routed from the PCle SlimSAS connector on the PCle riser card. The Intel accessory<br>kit includes the PCle interposer riser card, PCle riser card, and PCle interposer cable.<br>iPC – CYP1URISER2KIT |  |  |

| Feature                                         | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                 | Riser Slot #3:         • Riser Slot #3 supports x16 PCIe lanes routed from CPU 1         • PCIe 4.0 support for up to 32 GB/s         Riser Slot #3 supports the following Intel Riser Card option:         • NVMe riser card supporting<br>Two PCIe NVMe SlimSAS connectors iPC – CYPRISER3RTM                                                                                                                                                                                                                                                |  |  |
| PCIe* NVMe* Support                             | <ul> <li>Note: Riser Slot #3 does not support add-In cards</li> <li>Support for up to 10 PCIe NVMe Interconnects <ul> <li>Eight server board SlimSAS connectors, four per processor</li> <li>Two M.2 NVMe/SATA connectors</li> </ul> </li> <li>Additional NVMe support through select Riser Card options</li> <li>Intel® Volume Management Device 2.0 (Intel® VMD 2.0) support</li> <li>Intel® Virtual RAID on CPU 7.5 (Intel® VROC 7.5) support using one of the three types of VROC keys (available as an Intel accessory option)</li> </ul> |  |  |
| Video Support                                   | <ul> <li>Integrated 2D video controller</li> <li>128 MB of DDR4 video memory</li> <li>One VGA DB-15 external connector in the back</li> <li>10 x SATA III ports (6 Gb/s, 3 Gb/s and 1.5 Gb/s transfer rates supported)</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |
| Server Board SATA<br>Support                    | <ul> <li>Two M.2 connectors – SATA / PCIe</li> <li>Two 4-port Mini-SAS HD (SFF-8643) connectors</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| USB Support                                     | <ul> <li>Three USB 3.0 connectors on the back panel</li> <li>One USB 3.0 and one USB 2.0 connector on the front panel</li> <li>One USB 2.0 internal Type-A connector</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Serial Support                                  | <ul> <li>One external RJ-45 Serial Port A connector on the back panel</li> <li>One internal DH-10 Serial Port B header for optional front or rear serial port support. The port follows the DTK pinout specifications.</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |
| Front Drive Bay<br>Options                      | <ul> <li>4 x 2.5" SAS/SATA/NVMe hot swap drive bays</li> <li>12 x 2.5" SAS/SATA/NVMe hot swap drive bays</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Server Management                               | <ul> <li>Integrated Baseboard Management Controller (BMC)</li> <li>Intelligent Platform Management Interface (IPMI) 2.0 compliant</li> <li>Redfish* compliant</li> <li>Support for Intel® Data Center Manager (Intel® DCM)</li> <li>Support for Intel® Server Debug and Provisioning Tool (Intel® SDP Tool)</li> <li>Dedicated server board RJ45 1 GbE management port</li> <li>Intel® Light-Guided Diagnostics</li> </ul>                                                                                                                     |  |  |
| Server Management<br>Processor (SMP)            | <ul> <li>ASPEED* AST2500 Advanced PCIe Graphics and Remote Management Processor</li> <li>Embedded features enabled on this server board:         <ul> <li>Baseboard Management Controller (BMC)</li> <li>2D Video Graphics Adapter</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                      |  |  |
| System Configuration<br>and Recovery<br>Jumpers | <ul> <li>BIOS load defaults</li> <li>BIOS Password clear</li> <li>Intel® Management Engine firmware force update Jumper</li> <li>BMC force update</li> <li>BIOS_SVN Downgrade</li> <li>BMC_SVN Downgrade</li> <li>For more information, see the Intel® Server Board M50CYP2SB Technical Product Specification (TPS).</li> </ul>                                                                                                                                                                                                                |  |  |
| Security Support                                | <ul> <li>Intel® Platform Firmware Resilience (Intel® PFR) technology with an I<sup>2</sup>C interface</li> <li>Intel® Software Guard Extensions (Intel® SGX)</li> <li>Intel® CBnT – Converged Intel® Boot Guard and Trusted Execution Technology (Intel® TXT)</li> <li>Intel® Total Memory Encryption (Intel® TME)</li> <li>Trusted platform module 2.0 (Rest of World) – iPC J33567-151 (accessory option)</li> <li>Trusted platform module 2.0 (China Version) – iPC J12350-150 (accessory option)</li> </ul>                                |  |  |

| Feature                                          | Details                                                                                                                                                                                                                 |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supported Rack<br>Mount Kit Accessory<br>Options | <ul> <li>CYPHALFEXTRAIL –Value Rack Mount Rail Kit</li> <li>CYPFULLEXTRAIL – Premium Rail Kit with cable management arm (CMA) support</li> <li>AXXCMA2 – Cable Management Arm (supports CYPFULLEXTRAIL only)</li> </ul> |
| BIOS                                             | Unified Extensible Firmware Interface (UEFI)-based BIOS (legacy boot not supported)                                                                                                                                     |

# Appendix J. Regulatory Information

This product has been evaluated and certified as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product certification categories and/or environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, and so on), other than an ITE application, will require further evaluation and may require additional regulatory approvals.

Intel has verified that all L3, L6, and L9 server products<sup>1</sup> <u>as configured and sold by Intel</u> to its customers comply with the requirements for all regulatory certifications defined in the following table. <u>It is the Intel</u> <u>customer's responsibility to ensure that their final server system configurations are tested and certified to</u> <u>meet the regulatory requirements for the countries to which they plan to ship and or deploy server systems into</u>.

|                                                                                                     | Intel® Server<br>Board<br>M50CYP2SB | Intel® Server<br>System<br>M50CYP2UR | Notes                                         |
|-----------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------|-----------------------------------------------|
|                                                                                                     | "Coyote Pass"                       | 2U "Coyote Pass"                     | Intel Project Code Name                       |
|                                                                                                     | L3 Board                            | L6/L9 System                         | Product integration level                     |
|                                                                                                     | М50СҮР                              | M500002UR<br>M500001UR               | Product family identified on<br>certification |
| Regulatory Certification                                                                            |                                     |                                      |                                               |
| RCM DoC Australia & New Zealand                                                                     | $\checkmark$                        | $\checkmark$                         |                                               |
| CB Certification & Report (International - report to include all CB country national deviations)    | $\checkmark$                        | $\checkmark$                         |                                               |
| China CCC Certification                                                                             | 0                                   | 0                                    | Out of CCC Scope                              |
| CU Certification (Russia/Belarus/Kazakhstan)                                                        | 0                                   | $\checkmark$                         |                                               |
| Europe CE Declaration of Conformity                                                                 | $\checkmark$                        | $\checkmark$                         |                                               |
| FCC Part 15 Emissions Verification (USA & Canada)                                                   | $\checkmark$                        | $\checkmark$                         |                                               |
| Germany GS Certification                                                                            | 0                                   | $\checkmark$                         |                                               |
| India BIS Certification                                                                             | 0                                   | •                                    | Only L9 at MSL                                |
| International Compliance – CISPR32 & CISPR24                                                        | $\checkmark$                        | $\checkmark$                         |                                               |
| Japan VCCI Certification                                                                            | 0                                   | $\checkmark$                         |                                               |
| Korea KC Certification                                                                              | $\checkmark$                        | $\checkmark$                         |                                               |
| Mexico Certification                                                                                | 0                                   | $\checkmark$                         |                                               |
| NRTL Certification (USA&Canada)                                                                     | $\checkmark$                        | $\checkmark$                         |                                               |
| South Africa Certification                                                                          | 0                                   | $\checkmark$                         |                                               |
| Taiwan BSMI Certification                                                                           | $\checkmark$                        | $\checkmark$                         |                                               |
| Ukraine Certification                                                                               | 0                                   | $\checkmark$                         |                                               |
| <u><b>Table Key</b></u><br>Not Tested / Not Certified<br>Tested / Certified – Limited OEM SKUs only | 0                                   |                                      |                                               |

Testing / Certification (Planned)

Tested / Certified

./

(Date)

<sup>&</sup>lt;sup>1</sup> An L9 system configuration is a power-on ready server system with NO operating system installed.

An L6 system configuration requires additional components to be installed in order to make it power-on ready. L3 are component building block options that require integration into a chassis to create a functional server system. 156

### EU Directive 2019/424 (Lot 9)

Beginning on March 1, 2020, an additional component of the European Union (EU) regulatory CE marking scheme, identified as EU Directive 2019/424 (Lot 9), will go into effect. After this date, all new server systems shipped into or deployed within the EU must meet the full CE marking requirements including those defined by the additional EU Lot 9 regulations.

Intel has verified that all L3, L6, and L9 server products<sup>2</sup> <u>as configured and sold by Intel</u> to its customers comply with the full CE regulatory requirements for the given product type, including those defined by EU Lot 9. <u>It is the Intel customer's responsibility to ensure that their final server system configurations are SPEC<sup>®</sup></u> <u>SERT<sup>™</sup> tested and meet the new CE regulatory requirements</u>.

Visit the following website for additional EU Directive 2019/424 (Lot9) information:

https://eur-lex.europa.eu/legal-content/EN/TXT/?uri=CELEX:32019R0424

In compliance with the EU Directive 2019/424 (Lot 9) materials efficiency requirements, Intel makes available all necessary product collaterals as identified below:

- System Disassembly Instructions
  - Intel<sup>®</sup> Server System M50CYP2UR System Integration and Service Guide <u>https://www.intel.com/content/www/us/en/support/products/200321.html</u>
  - Intel<sup>®</sup> Server System M50CYP1UR Family System Integration and Service Guide https://www.intel.com/content/www/us/en/support/products/200321.html
- Product Specifications
  - Intel<sup>®</sup> Server Board M50CYP2SB Technical Product Specification (This document) <u>https://www.intel.com/content/www/us/en/support/products/200321.html</u>
  - Intel<sup>®</sup> Server System M50CYP2UR Technical Product Specification <u>https://www.intel.com/content/www/us/en/support/products/200321.html</u>
  - Intel<sup>®</sup> Server System M50CYP1UR Technical Product Specification <u>https://www.intel.com/content/www/us/en/support/products/200321.html</u>
- System BIOS/Firmware and Security Updates Intel<sup>®</sup> Server Board M50CYP2SB
  - System Update Package (SUP) uEFI only <u>http://downloadcenter.intel.com</u>
- Intel<sup>®</sup> Solid State Drive (SSD) Secure Data Deletion and Firmware Updates
  - Note: for system configurations that may be configured with an Intel SSD
  - Intel<sup>®</sup> Solid State Drive Toolbox <u>https://downloadcenter.intel.com/product/35125/Memory-and-Storage</u>
- Intel® RAID Controller Firmware Updates and other support collaterals
  - Note: for system configurations that may be configured with an Intel<sup>®</sup> RAID Controller <u>https://www.intel.com/content/www/us/en/support/products/43732/server-products/raid-products.html</u>

<sup>&</sup>lt;sup>2</sup> An L9 system configuration is a power-on ready server system with NO operating system installed. An L6 system configuration requires additional components to be installed to make it power-on ready. L3 are component building block options that require integration into a chassis to create a functional server system.

# Appendix K. Glossary

| Term   | Definition                                                                |
|--------|---------------------------------------------------------------------------|
| АСРІ   | Advanced Configuration and Power Interface                                |
| ARP    | Address Resolution Protocol                                               |
| ASHRAE | American Society of Heating, Refrigerating and Air-Conditioning Engineers |
| АТХ    | Advanced Technology eXtended                                              |
| BBS    | BIOS Boot Selection                                                       |
| вмс    | Baseboard Management Controller                                           |
| BIOS   | Basic Input/Output System                                                 |
| СҒМ    | Cubic Feet per Minute                                                     |
| CLST   | Closed Loop System Throttling                                             |
| СМОЅ   | Complementary Metal-oxide-semiconductor                                   |
| СРИ    | Central Processing Unit                                                   |
| DDR4   | Double Data Rate 4                                                        |
| DHCP   | Dynamic Host Configuration Protocol                                       |
| DIMM   | Dual In-line Memory Module                                                |
| DPC    | DIMMs per Channel                                                         |
| DR     | Dual Rank                                                                 |
| EATX   | Extended Advanced Technology eXtended                                     |
| EDS    | External Design Specification                                             |
| EFI    | Extensible Firmware Interface                                             |
| FP     | Front Panel                                                               |
| FRB    | Fault Resilient Boot                                                      |
| FRU    | Field Replaceable Unit                                                    |
| GPGPU  | General Purpose Graphic Processing Unit                                   |
| GPIO   | General Purpose Input/Output                                              |
| GUI    | Graphical User Interface                                                  |
| l²C    | Inter-integrated Circuit bus                                              |
| ІМС    | Integrated Memory Controller                                              |
| 110    | Integrated Input/Output                                                   |
| iPC    | Intel Product Code                                                        |
| IPMI   | Intelligent Platform Management Interface                                 |
| LED    | Light Emitting Diode                                                      |
| LFM    | Linear Feet per Minute – Airflow measurement                              |
| LPC    | Low-pin Count                                                             |
| LRDIMM | Load Reduced DIMM                                                         |
| LSB    | Least Significant Bit                                                     |

| Term    | Definition                                    |  |
|---------|-----------------------------------------------|--|
| MSB     | Most Significant Bit                          |  |
| МКТМЕ   | Multi-key Total Memory Encryption             |  |
| MLE     | Measured Launched Environment                 |  |
| ММ      | Memory Mode                                   |  |
| MRC     | Memory Reference Code                         |  |
| MTBF    | Mean Time Between Failure                     |  |
| NAT     | Network Address Translation                   |  |
| NIC     | Network Interface Controller                  |  |
| NMI     | Non-maskable Interrupt                        |  |
| NTB     | Non-Transparent Bridge                        |  |
| OCuLink | Optical Copper Link                           |  |
| OEM     | Original Equipment Manufacturer               |  |
| OCP*    | Open Compute Project*                         |  |
| OR      | Oct Rank                                      |  |
| ОТР     | Over Temperature Protection                   |  |
| OVP     | Over-voltage Protection                       |  |
| РСН     | Peripheral Controller Hub                     |  |
| PCI     | Peripheral Component Interconnect             |  |
| РСВ     | Printed Circuit Board                         |  |
| PCIe*   | Peripheral Component Interconnect Express*    |  |
| PFC     | Power Factor Correction                       |  |
| РНМ     | Processor Heat sink Module                    |  |
| PMBus*  | Power Management Bus                          |  |
| PMem    | Persistent Memory Module                      |  |
| POST    | Power-on Self-Test                            |  |
| PSU     | Power Supply Unit                             |  |
| PWM     | Pulse Width Modulation                        |  |
| QR      | Quad (8) Rank                                 |  |
| RAID    | Redundant Array of Independent Disks          |  |
| RAM     | Random Access Memory                          |  |
| RAS     | Reliability, Availability, and Serviceability |  |
| RCIEP   | Root Complex Integrated Endpoint              |  |
| RDIMM   | Registered DIMM                               |  |
| RMCP    | Remote Management Control Protocol            |  |
| ROC     | RAID On Chip                                  |  |
| SAS     | Serial Attached SCSI                          |  |
| SATA    | Serial Advanced Technology Attachment         |  |
| SEL     | System Event Log                              |  |

| Term                    | Definition                                                                    |  |  |
|-------------------------|-------------------------------------------------------------------------------|--|--|
| SCA                     | Single Connector Attachment                                                   |  |  |
| SCSI                    | Small Computer System Interface                                               |  |  |
| SDR                     | Sensor Data Record                                                            |  |  |
| SFF                     | Small Form Factor                                                             |  |  |
| SFP                     | Small Form-factor Pluggable                                                   |  |  |
| SFUP                    | System Firmware Update Package                                                |  |  |
| SMBus                   | System Management Bus                                                         |  |  |
| SMTP                    | Simple Mail Transfer Protocol                                                 |  |  |
| SNMP                    | Simple Network Management Protocol                                            |  |  |
| SOL                     | Serial-over-LAN                                                               |  |  |
| SR                      | Single Rank                                                                   |  |  |
| SSD                     | Solid State Device                                                            |  |  |
| TCG                     | Trusted Computing Group                                                       |  |  |
| TDP                     | Thermal Design Power                                                          |  |  |
| ТРМ                     | Trusted Platform Module                                                       |  |  |
| TPS                     | Technical Product Specification                                               |  |  |
| Intel® TXT              | Intel® Trusted Execution Technology                                           |  |  |
| Intel® VMD              | Intel® Volume Management Device                                               |  |  |
| UEFI                    | Unified Extensible Firmware Interface                                         |  |  |
| Intel® UPI              | Intel® Ultra Path Interconnect                                                |  |  |
| VLSI                    | Very Large Scale Integration                                                  |  |  |
| VSB                     | Voltage Standby                                                               |  |  |
| Intel <sup>®</sup> VROC | Intel® Virtual RAID on CPU                                                    |  |  |
| Intel® VT-d             | Intel® Virtualization Technology for Directed I/O                             |  |  |
| Intel® VT-x             | Intel® Virtualization Technology for IA-32, Intel® 64 and Intel® Architecture |  |  |